动态IRdrop性能在FinFET SoC设计中的改进

Changseok Choi, Minji Lee, Sungjun Lim, Kieyong Park, Hosoon Shin, Yongseok Kang, Woohyun Paik
{"title":"动态IRdrop性能在FinFET SoC设计中的改进","authors":"Changseok Choi, Minji Lee, Sungjun Lim, Kieyong Park, Hosoon Shin, Yongseok Kang, Woohyun Paik","doi":"10.1109/ISOCC47750.2019.9078510","DOIUrl":null,"url":null,"abstract":"In this paper, we have improved dynamic IRdrop performance in large SoC design through various dynamic IRdrop reduction technique. Robust power/ground rail structure is proposed and applied to standard cell power/ground pin connection. Manual adding extra power switch cell is applied to fix localized IRdrop hot-spot. For memory macro, sharing power/ground metal scheme is shown significant improvement memory IRdrop performance. Those techniques are fully adopted in our FinFET based SoC implementation stage. As a result makes it easier to sign-off full-chip IRdrop compared to traditional physical design methodology.","PeriodicalId":113802,"journal":{"name":"2019 International SoC Design Conference (ISOCC)","volume":"49 1-3 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-10-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Improving of Dynamic IRdrop Performance in FinFET SoC Design\",\"authors\":\"Changseok Choi, Minji Lee, Sungjun Lim, Kieyong Park, Hosoon Shin, Yongseok Kang, Woohyun Paik\",\"doi\":\"10.1109/ISOCC47750.2019.9078510\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, we have improved dynamic IRdrop performance in large SoC design through various dynamic IRdrop reduction technique. Robust power/ground rail structure is proposed and applied to standard cell power/ground pin connection. Manual adding extra power switch cell is applied to fix localized IRdrop hot-spot. For memory macro, sharing power/ground metal scheme is shown significant improvement memory IRdrop performance. Those techniques are fully adopted in our FinFET based SoC implementation stage. As a result makes it easier to sign-off full-chip IRdrop compared to traditional physical design methodology.\",\"PeriodicalId\":113802,\"journal\":{\"name\":\"2019 International SoC Design Conference (ISOCC)\",\"volume\":\"49 1-3 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-10-06\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 International SoC Design Conference (ISOCC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISOCC47750.2019.9078510\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 International SoC Design Conference (ISOCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISOCC47750.2019.9078510","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

在本文中,我们通过各种动态IRdrop减少技术来改善大型SoC设计中的动态IRdrop性能。提出了健壮的电源/地轨结构,并应用于标准的电池电源/地脚连接。采用手动增加额外的电源开关单元来固定局部的IRdrop热点。对于内存宏,共享电源/接地金属方案可以显著提高内存IRdrop性能。这些技术在我们基于FinFET的SoC实现阶段被完全采用。因此,与传统的物理设计方法相比,它更容易签署全芯片IRdrop。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Improving of Dynamic IRdrop Performance in FinFET SoC Design
In this paper, we have improved dynamic IRdrop performance in large SoC design through various dynamic IRdrop reduction technique. Robust power/ground rail structure is proposed and applied to standard cell power/ground pin connection. Manual adding extra power switch cell is applied to fix localized IRdrop hot-spot. For memory macro, sharing power/ground metal scheme is shown significant improvement memory IRdrop performance. Those techniques are fully adopted in our FinFET based SoC implementation stage. As a result makes it easier to sign-off full-chip IRdrop compared to traditional physical design methodology.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信