{"title":"动态IRdrop性能在FinFET SoC设计中的改进","authors":"Changseok Choi, Minji Lee, Sungjun Lim, Kieyong Park, Hosoon Shin, Yongseok Kang, Woohyun Paik","doi":"10.1109/ISOCC47750.2019.9078510","DOIUrl":null,"url":null,"abstract":"In this paper, we have improved dynamic IRdrop performance in large SoC design through various dynamic IRdrop reduction technique. Robust power/ground rail structure is proposed and applied to standard cell power/ground pin connection. Manual adding extra power switch cell is applied to fix localized IRdrop hot-spot. For memory macro, sharing power/ground metal scheme is shown significant improvement memory IRdrop performance. Those techniques are fully adopted in our FinFET based SoC implementation stage. As a result makes it easier to sign-off full-chip IRdrop compared to traditional physical design methodology.","PeriodicalId":113802,"journal":{"name":"2019 International SoC Design Conference (ISOCC)","volume":"49 1-3 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-10-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Improving of Dynamic IRdrop Performance in FinFET SoC Design\",\"authors\":\"Changseok Choi, Minji Lee, Sungjun Lim, Kieyong Park, Hosoon Shin, Yongseok Kang, Woohyun Paik\",\"doi\":\"10.1109/ISOCC47750.2019.9078510\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, we have improved dynamic IRdrop performance in large SoC design through various dynamic IRdrop reduction technique. Robust power/ground rail structure is proposed and applied to standard cell power/ground pin connection. Manual adding extra power switch cell is applied to fix localized IRdrop hot-spot. For memory macro, sharing power/ground metal scheme is shown significant improvement memory IRdrop performance. Those techniques are fully adopted in our FinFET based SoC implementation stage. As a result makes it easier to sign-off full-chip IRdrop compared to traditional physical design methodology.\",\"PeriodicalId\":113802,\"journal\":{\"name\":\"2019 International SoC Design Conference (ISOCC)\",\"volume\":\"49 1-3 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-10-06\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 International SoC Design Conference (ISOCC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISOCC47750.2019.9078510\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 International SoC Design Conference (ISOCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISOCC47750.2019.9078510","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Improving of Dynamic IRdrop Performance in FinFET SoC Design
In this paper, we have improved dynamic IRdrop performance in large SoC design through various dynamic IRdrop reduction technique. Robust power/ground rail structure is proposed and applied to standard cell power/ground pin connection. Manual adding extra power switch cell is applied to fix localized IRdrop hot-spot. For memory macro, sharing power/ground metal scheme is shown significant improvement memory IRdrop performance. Those techniques are fully adopted in our FinFET based SoC implementation stage. As a result makes it easier to sign-off full-chip IRdrop compared to traditional physical design methodology.