SMC:基于共享内存的SpaceWire控制器解决方案

Qingfeng Yu, Yijiao Chen, Xilong Mao, Bao-kang Zhao, Jinfeng Huang
{"title":"SMC:基于共享内存的SpaceWire控制器解决方案","authors":"Qingfeng Yu, Yijiao Chen, Xilong Mao, Bao-kang Zhao, Jinfeng Huang","doi":"10.1109/TrustCom.2013.157","DOIUrl":null,"url":null,"abstract":"Nowadays, as an emerging international standard, the SpaceWire buses become more and more popular in space applications, especially in the On Board Computer Systems. However, since most space CPUs have not integrated on-chip SpaceWire Controllers, it is important to design efficient SpaceWire Controllers with the assistance of external FPGA chips. As the speed of SpaceWire bus exceeds hundreds of Mbps, the SpaceWire Controller requires plenty of memory resources to send and receive packages. Nevertheless, the storage resources of radiation-tolerant space FPGA are severely constrained, especially for the commonly used antifuse FPGA families, i.e., actel RTAX series. Therefore, it is very critical and challenging to design a SpaceWire bus controller with few on-chip memory resource requirements. In this paper, we propose a novel design, SMC (Shared Memory based spacewire Controller). In SMC, the FPGA chip which implements the SpaceWire Controller is connected to the CPU memory buses, while the Shared Memory Chip, which contains the reading and writing FIFOs, is connected to the FPGA and shared by SpaceWire Controller and CPU. We carefully design the sub-modules of the SMC model, including the CPU interface module, SpaceWire transceiver module, flow control module and SRAM arbitration access module, etc.. To enhance the system performance, we design an efficient interrupt-based packet sending and receiving mechanism. We implement the SMC logic within an Actel A3P1000 FPGA, and evaluate its performance in a practical OBC platform. Experimental results show that, our SMC design can effectively reduce the memory requirements of SpaceWire controllers, and provides an effective solution to implement SpaceWire Controller of CPU based on FPGA.","PeriodicalId":206739,"journal":{"name":"2013 12th IEEE International Conference on Trust, Security and Privacy in Computing and Communications","volume":"20 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-07-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"SMC: A Shared Memory Based SpaceWire Controller Solution\",\"authors\":\"Qingfeng Yu, Yijiao Chen, Xilong Mao, Bao-kang Zhao, Jinfeng Huang\",\"doi\":\"10.1109/TrustCom.2013.157\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Nowadays, as an emerging international standard, the SpaceWire buses become more and more popular in space applications, especially in the On Board Computer Systems. However, since most space CPUs have not integrated on-chip SpaceWire Controllers, it is important to design efficient SpaceWire Controllers with the assistance of external FPGA chips. As the speed of SpaceWire bus exceeds hundreds of Mbps, the SpaceWire Controller requires plenty of memory resources to send and receive packages. Nevertheless, the storage resources of radiation-tolerant space FPGA are severely constrained, especially for the commonly used antifuse FPGA families, i.e., actel RTAX series. Therefore, it is very critical and challenging to design a SpaceWire bus controller with few on-chip memory resource requirements. In this paper, we propose a novel design, SMC (Shared Memory based spacewire Controller). In SMC, the FPGA chip which implements the SpaceWire Controller is connected to the CPU memory buses, while the Shared Memory Chip, which contains the reading and writing FIFOs, is connected to the FPGA and shared by SpaceWire Controller and CPU. We carefully design the sub-modules of the SMC model, including the CPU interface module, SpaceWire transceiver module, flow control module and SRAM arbitration access module, etc.. To enhance the system performance, we design an efficient interrupt-based packet sending and receiving mechanism. We implement the SMC logic within an Actel A3P1000 FPGA, and evaluate its performance in a practical OBC platform. Experimental results show that, our SMC design can effectively reduce the memory requirements of SpaceWire controllers, and provides an effective solution to implement SpaceWire Controller of CPU based on FPGA.\",\"PeriodicalId\":206739,\"journal\":{\"name\":\"2013 12th IEEE International Conference on Trust, Security and Privacy in Computing and Communications\",\"volume\":\"20 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-07-16\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 12th IEEE International Conference on Trust, Security and Privacy in Computing and Communications\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/TrustCom.2013.157\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 12th IEEE International Conference on Trust, Security and Privacy in Computing and Communications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TrustCom.2013.157","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

目前,SpaceWire总线作为一种新兴的国际标准,在空间应用中,特别是在车载计算机系统中得到越来越广泛的应用。然而,由于大多数空间cpu没有集成片上SpaceWire控制器,因此在外部FPGA芯片的帮助下设计高效的SpaceWire控制器非常重要。由于SpaceWire总线的速度超过数百Mbps, SpaceWire控制器需要大量的内存资源来发送和接收数据包。然而,耐辐射空间FPGA的存储资源受到严重限制,特别是常用的抗熔断FPGA系列,即actel RTAX系列。因此,设计一个片上存储器资源要求很少的SpaceWire总线控制器是非常关键和具有挑战性的。在本文中,我们提出了一种新颖的设计,SMC(基于共享内存的空间线控制器)。在SMC中,实现SpaceWire Controller的FPGA芯片连接到CPU内存总线上,而包含读写fifo的共享内存芯片连接到FPGA上,由SpaceWire Controller和CPU共享。我们精心设计了SMC模型的子模块,包括CPU接口模块、SpaceWire收发模块、流量控制模块和SRAM仲裁接入模块等。为了提高系统的性能,我们设计了一种高效的基于中断的数据包收发机制。我们在Actel A3P1000 FPGA上实现了SMC逻辑,并在实际的OBC平台上对其性能进行了评估。实验结果表明,我们的SMC设计能够有效降低SpaceWire控制器的内存需求,为实现基于FPGA的CPU SpaceWire控制器提供了一种有效的解决方案。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
SMC: A Shared Memory Based SpaceWire Controller Solution
Nowadays, as an emerging international standard, the SpaceWire buses become more and more popular in space applications, especially in the On Board Computer Systems. However, since most space CPUs have not integrated on-chip SpaceWire Controllers, it is important to design efficient SpaceWire Controllers with the assistance of external FPGA chips. As the speed of SpaceWire bus exceeds hundreds of Mbps, the SpaceWire Controller requires plenty of memory resources to send and receive packages. Nevertheless, the storage resources of radiation-tolerant space FPGA are severely constrained, especially for the commonly used antifuse FPGA families, i.e., actel RTAX series. Therefore, it is very critical and challenging to design a SpaceWire bus controller with few on-chip memory resource requirements. In this paper, we propose a novel design, SMC (Shared Memory based spacewire Controller). In SMC, the FPGA chip which implements the SpaceWire Controller is connected to the CPU memory buses, while the Shared Memory Chip, which contains the reading and writing FIFOs, is connected to the FPGA and shared by SpaceWire Controller and CPU. We carefully design the sub-modules of the SMC model, including the CPU interface module, SpaceWire transceiver module, flow control module and SRAM arbitration access module, etc.. To enhance the system performance, we design an efficient interrupt-based packet sending and receiving mechanism. We implement the SMC logic within an Actel A3P1000 FPGA, and evaluate its performance in a practical OBC platform. Experimental results show that, our SMC design can effectively reduce the memory requirements of SpaceWire controllers, and provides an effective solution to implement SpaceWire Controller of CPU based on FPGA.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信