{"title":"在线VHDL生成器和分析工具","authors":"A. Trost, A. Zemva","doi":"10.1109/MECO.2019.8760104","DOIUrl":null,"url":null,"abstract":"Development of digital systems with standard hardware description languages (HDL) is considered difficult to unexperienced designers due to complex modeling syntax and semantic rules. In the paper, we propose a novel HDL modeling methodology based on simple digital model description. We present an open online tool for model parsing, analysis and automatic translation to VHDL. The simplified language enables quick development of digital circuits and the tool outputs readable VHDL with test bench for back-end synthesis and simulation.","PeriodicalId":141324,"journal":{"name":"2019 8th Mediterranean Conference on Embedded Computing (MECO)","volume":"142 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-06-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Online VHDL Generator and Analysis Tool\",\"authors\":\"A. Trost, A. Zemva\",\"doi\":\"10.1109/MECO.2019.8760104\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Development of digital systems with standard hardware description languages (HDL) is considered difficult to unexperienced designers due to complex modeling syntax and semantic rules. In the paper, we propose a novel HDL modeling methodology based on simple digital model description. We present an open online tool for model parsing, analysis and automatic translation to VHDL. The simplified language enables quick development of digital circuits and the tool outputs readable VHDL with test bench for back-end synthesis and simulation.\",\"PeriodicalId\":141324,\"journal\":{\"name\":\"2019 8th Mediterranean Conference on Embedded Computing (MECO)\",\"volume\":\"142 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-06-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 8th Mediterranean Conference on Embedded Computing (MECO)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/MECO.2019.8760104\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 8th Mediterranean Conference on Embedded Computing (MECO)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MECO.2019.8760104","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Development of digital systems with standard hardware description languages (HDL) is considered difficult to unexperienced designers due to complex modeling syntax and semantic rules. In the paper, we propose a novel HDL modeling methodology based on simple digital model description. We present an open online tool for model parsing, analysis and automatic translation to VHDL. The simplified language enables quick development of digital circuits and the tool outputs readable VHDL with test bench for back-end synthesis and simulation.