基于柔性印刷电路的3D堆叠封装信号与功率完整性联合分析

K. Ikemiya, M. Kanazawa, T. Sudo, S. Masuda, Y. Hirakawa, K. Wada
{"title":"基于柔性印刷电路的3D堆叠封装信号与功率完整性联合分析","authors":"K. Ikemiya, M. Kanazawa, T. Sudo, S. Masuda, Y. Hirakawa, K. Wada","doi":"10.1109/EMCEUROPE.2012.6396881","DOIUrl":null,"url":null,"abstract":"Three dimensionally stacked package using FFCSP (Flexible carrier Folded real Chip Size Package) has been developed as one solution of high-density DRAM module. FPC (Flexible printed circuit) was effectively utilized to construct the pads at the both top and bottom sides of PoP (package-on-package) structure. In such multi-tiered package structures, the power supply stability for the upper tiered package is estimated to be worse than that of the lower tiered package due to parasitic inductance. In this paper, the co-analysis model including signal integrity (SI) and power integrity (PI) has been established to evaluate the power supply and signal quality among the multi-tiered chips. In particular, the power distribution networks (PDN) and eye diagrams for multi-tiered package were discussed.","PeriodicalId":377100,"journal":{"name":"International Symposium on Electromagnetic Compatibility - EMC EUROPE","volume":"7 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-12-31","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Co-analysis of signal and power integrity of 3D stacked package using flexible printed circuits\",\"authors\":\"K. Ikemiya, M. Kanazawa, T. Sudo, S. Masuda, Y. Hirakawa, K. Wada\",\"doi\":\"10.1109/EMCEUROPE.2012.6396881\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Three dimensionally stacked package using FFCSP (Flexible carrier Folded real Chip Size Package) has been developed as one solution of high-density DRAM module. FPC (Flexible printed circuit) was effectively utilized to construct the pads at the both top and bottom sides of PoP (package-on-package) structure. In such multi-tiered package structures, the power supply stability for the upper tiered package is estimated to be worse than that of the lower tiered package due to parasitic inductance. In this paper, the co-analysis model including signal integrity (SI) and power integrity (PI) has been established to evaluate the power supply and signal quality among the multi-tiered chips. In particular, the power distribution networks (PDN) and eye diagrams for multi-tiered package were discussed.\",\"PeriodicalId\":377100,\"journal\":{\"name\":\"International Symposium on Electromagnetic Compatibility - EMC EUROPE\",\"volume\":\"7 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-12-31\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"International Symposium on Electromagnetic Compatibility - EMC EUROPE\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EMCEUROPE.2012.6396881\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Symposium on Electromagnetic Compatibility - EMC EUROPE","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EMCEUROPE.2012.6396881","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

采用柔性载流子折叠实芯片尺寸封装(FFCSP)的三维堆叠封装是高密度DRAM模块的一种解决方案。柔性印刷电路(FPC)被有效地用于构建PoP(封装对封装)结构的上下两侧的焊盘。在这种多层封装结构中,由于寄生电感的存在,上层封装的供电稳定性估计要比下层封装差。本文建立了包含信号完整性(SI)和功率完整性(PI)的联合分析模型,用于评价多层芯片之间的供电和信号质量。重点讨论了配电网络(PDN)和多层包的眼图。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Co-analysis of signal and power integrity of 3D stacked package using flexible printed circuits
Three dimensionally stacked package using FFCSP (Flexible carrier Folded real Chip Size Package) has been developed as one solution of high-density DRAM module. FPC (Flexible printed circuit) was effectively utilized to construct the pads at the both top and bottom sides of PoP (package-on-package) structure. In such multi-tiered package structures, the power supply stability for the upper tiered package is estimated to be worse than that of the lower tiered package due to parasitic inductance. In this paper, the co-analysis model including signal integrity (SI) and power integrity (PI) has been established to evaluate the power supply and signal quality among the multi-tiered chips. In particular, the power distribution networks (PDN) and eye diagrams for multi-tiered package were discussed.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信