一种基于误差定位多项式分解的RS码嵌入式搜索块

Azeddine Wahbi, Anas El Habti El Idrissi, Mohamed Elghayyaty, A. Hadjoudja, B. Bensassi, L. Hlou
{"title":"一种基于误差定位多项式分解的RS码嵌入式搜索块","authors":"Azeddine Wahbi, Anas El Habti El Idrissi, Mohamed Elghayyaty, A. Hadjoudja, B. Bensassi, L. Hlou","doi":"10.1109/ISCV49265.2020.9204314","DOIUrl":null,"url":null,"abstract":"Coding corrector of errors is one of the most vital and emerged system in telecommunication field.In this paper, we propose an efficient new embedded Chien Search block for RS decoder. However, it adopts a factorization of error locator polynomial. The proposed design is developed by using hardware description language (HDL), after that, simulated and verified Quartus development software.To test the performances of the new developed design, minimization rate (Number of minimized logic gates) and BER criteria were used.Simulation results show the effectiveness of the proposed design than the basic. First, because it minimizes the number of logic gates and hardware resources. Therefore, a reduction of the power consumption with a minimization’s rate that can attain approximately 40 % compared to the basic algorithm. Further, because it reaches a lower bit error rate.","PeriodicalId":313743,"journal":{"name":"2020 International Conference on Intelligent Systems and Computer Vision (ISCV)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2020-06-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A New Embedded Chien Search Block for Reed- Solomon (RS) Codes based on Factorization of Error Locator Polynomial\",\"authors\":\"Azeddine Wahbi, Anas El Habti El Idrissi, Mohamed Elghayyaty, A. Hadjoudja, B. Bensassi, L. Hlou\",\"doi\":\"10.1109/ISCV49265.2020.9204314\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Coding corrector of errors is one of the most vital and emerged system in telecommunication field.In this paper, we propose an efficient new embedded Chien Search block for RS decoder. However, it adopts a factorization of error locator polynomial. The proposed design is developed by using hardware description language (HDL), after that, simulated and verified Quartus development software.To test the performances of the new developed design, minimization rate (Number of minimized logic gates) and BER criteria were used.Simulation results show the effectiveness of the proposed design than the basic. First, because it minimizes the number of logic gates and hardware resources. Therefore, a reduction of the power consumption with a minimization’s rate that can attain approximately 40 % compared to the basic algorithm. Further, because it reaches a lower bit error rate.\",\"PeriodicalId\":313743,\"journal\":{\"name\":\"2020 International Conference on Intelligent Systems and Computer Vision (ISCV)\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-06-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 International Conference on Intelligent Systems and Computer Vision (ISCV)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISCV49265.2020.9204314\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 International Conference on Intelligent Systems and Computer Vision (ISCV)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISCV49265.2020.9204314","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

编码纠错是通信领域中最重要和新兴的系统之一。在本文中,我们提出了一种高效的RS译码器嵌入式搜索块。然而,它采用了误差定位多项式的因式分解。采用硬件描述语言(HDL)对设计方案进行了开发,并对Quartus开发软件进行了仿真验证。为了测试新设计的性能,使用了最小化率(最小化逻辑门数)和误码率准则。仿真结果表明,所提设计比基本设计更有效。首先,因为它最小化了逻辑门和硬件资源的数量。因此,与基本算法相比,降低功耗的最小化率可以达到大约40%。此外,因为它达到了较低的误码率。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A New Embedded Chien Search Block for Reed- Solomon (RS) Codes based on Factorization of Error Locator Polynomial
Coding corrector of errors is one of the most vital and emerged system in telecommunication field.In this paper, we propose an efficient new embedded Chien Search block for RS decoder. However, it adopts a factorization of error locator polynomial. The proposed design is developed by using hardware description language (HDL), after that, simulated and verified Quartus development software.To test the performances of the new developed design, minimization rate (Number of minimized logic gates) and BER criteria were used.Simulation results show the effectiveness of the proposed design than the basic. First, because it minimizes the number of logic gates and hardware resources. Therefore, a reduction of the power consumption with a minimization’s rate that can attain approximately 40 % compared to the basic algorithm. Further, because it reaches a lower bit error rate.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信