高速时钟fifo降低了系统成本,提高了性能

M. Shamshirian, B. Nanduri
{"title":"高速时钟fifo降低了系统成本,提高了性能","authors":"M. Shamshirian, B. Nanduri","doi":"10.1109/ELECTR.1991.718188","DOIUrl":null,"url":null,"abstract":"The proliferation of high speed RISC and CISC microprocessors has resulted in an increased demand for high speed data buffers. Standard First-in-First-Out (FIFO) memories have fulfilled a portion of the system's speed requirements, however new systems require faster and easier to design devices. First-in-First-Out (FIFO) memories were first introduced over five years ago. Since their introduction, FIFOs have evolved from a register based cell array to a dual ported RAM cell array. This evolution resulted in a major performance improvement. In recent years, many new FIFOs have been introduced. Aside from higher density version of the existing parts, manufacturers introduced parallel to serial, serial to parallel and bidirectional FIFOs. But perhaps the most important introduction was the Synchronous (Clocked) FIFO. These devices have been designed to meet current and future high speed data buffering requirements.","PeriodicalId":339281,"journal":{"name":"Electro International, 1991","volume":"100 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1991-04-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"High Speed Clocked FIFOs Yield Lower System Cost And Higher Performance\",\"authors\":\"M. Shamshirian, B. Nanduri\",\"doi\":\"10.1109/ELECTR.1991.718188\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The proliferation of high speed RISC and CISC microprocessors has resulted in an increased demand for high speed data buffers. Standard First-in-First-Out (FIFO) memories have fulfilled a portion of the system's speed requirements, however new systems require faster and easier to design devices. First-in-First-Out (FIFO) memories were first introduced over five years ago. Since their introduction, FIFOs have evolved from a register based cell array to a dual ported RAM cell array. This evolution resulted in a major performance improvement. In recent years, many new FIFOs have been introduced. Aside from higher density version of the existing parts, manufacturers introduced parallel to serial, serial to parallel and bidirectional FIFOs. But perhaps the most important introduction was the Synchronous (Clocked) FIFO. These devices have been designed to meet current and future high speed data buffering requirements.\",\"PeriodicalId\":339281,\"journal\":{\"name\":\"Electro International, 1991\",\"volume\":\"100 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1991-04-16\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Electro International, 1991\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ELECTR.1991.718188\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Electro International, 1991","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ELECTR.1991.718188","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

高速RISC和CISC微处理器的激增导致对高速数据缓冲区的需求增加。标准的先进先出(FIFO)存储器已经满足了系统速度要求的一部分,但是新系统要求更快,更容易设计器件。先进先出(FIFO)存储器在五年前首次被引入。自引入以来,fifo已经从基于寄存器的单元阵列发展到双端口RAM单元阵列。这种演变导致了重大的性能改进。近年来,引入了许多新的fifo。除了现有零件的高密度版本外,制造商还引入了并行到串行,串行到并行和双向fifo。但也许最重要的引入是同步(时钟)FIFO。这些设备的设计是为了满足当前和未来的高速数据缓冲要求。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
High Speed Clocked FIFOs Yield Lower System Cost And Higher Performance
The proliferation of high speed RISC and CISC microprocessors has resulted in an increased demand for high speed data buffers. Standard First-in-First-Out (FIFO) memories have fulfilled a portion of the system's speed requirements, however new systems require faster and easier to design devices. First-in-First-Out (FIFO) memories were first introduced over five years ago. Since their introduction, FIFOs have evolved from a register based cell array to a dual ported RAM cell array. This evolution resulted in a major performance improvement. In recent years, many new FIFOs have been introduced. Aside from higher density version of the existing parts, manufacturers introduced parallel to serial, serial to parallel and bidirectional FIFOs. But perhaps the most important introduction was the Synchronous (Clocked) FIFO. These devices have been designed to meet current and future high speed data buffering requirements.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信