模糊逻辑容错收缩阵列的设计

M. Manzoul, D. Jayabharathi
{"title":"模糊逻辑容错收缩阵列的设计","authors":"M. Manzoul, D. Jayabharathi","doi":"10.1109/ELECTR.1991.718259","DOIUrl":null,"url":null,"abstract":"For fast fuzzy inference processes in fuzzy control systems, a systolic VLSI array has been reported. Due to their complexity, VLSI circuits including systolic array sometimes fail, and the result is an erroneous output. In this paper, fault detection capability is added to the systolic array that performs fast fuzzy inference processes. The design described is based on the duplication with complementary logic technique. Minimal additional hardware is needed for each processing element, Fuzzy Inference Step Processor (FISP), in the systolic array.","PeriodicalId":339281,"journal":{"name":"Electro International, 1991","volume":"51 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1991-04-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"On The Design Of Fault Tolerant Systolic Array For Fuzzy Logic\",\"authors\":\"M. Manzoul, D. Jayabharathi\",\"doi\":\"10.1109/ELECTR.1991.718259\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"For fast fuzzy inference processes in fuzzy control systems, a systolic VLSI array has been reported. Due to their complexity, VLSI circuits including systolic array sometimes fail, and the result is an erroneous output. In this paper, fault detection capability is added to the systolic array that performs fast fuzzy inference processes. The design described is based on the duplication with complementary logic technique. Minimal additional hardware is needed for each processing element, Fuzzy Inference Step Processor (FISP), in the systolic array.\",\"PeriodicalId\":339281,\"journal\":{\"name\":\"Electro International, 1991\",\"volume\":\"51 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1991-04-16\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Electro International, 1991\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ELECTR.1991.718259\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Electro International, 1991","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ELECTR.1991.718259","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

对于模糊控制系统中的快速模糊推理过程,已经报道了一种收缩式VLSI阵列。由于其复杂性,包括收缩阵列在内的VLSI电路有时会出现故障,导致错误输出。在本文中,在收缩阵列中加入故障检测能力,执行快速模糊推理处理。所描述的设计是基于互补逻辑复制技术。在收缩阵列中,每个处理元件,模糊推理步进处理器(FISP)都需要最小的额外硬件。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
On The Design Of Fault Tolerant Systolic Array For Fuzzy Logic
For fast fuzzy inference processes in fuzzy control systems, a systolic VLSI array has been reported. Due to their complexity, VLSI circuits including systolic array sometimes fail, and the result is an erroneous output. In this paper, fault detection capability is added to the systolic array that performs fast fuzzy inference processes. The design described is based on the duplication with complementary logic technique. Minimal additional hardware is needed for each processing element, Fuzzy Inference Step Processor (FISP), in the systolic array.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信