T. C. Pham, Bach Xuan Hoang, Quang Tri Chiem, L. Tran, Anh-Vu Ho
{"title":"在FPGA和ASIC上实现一个短字长三元FIR滤波器","authors":"T. C. Pham, Bach Xuan Hoang, Quang Tri Chiem, L. Tran, Anh-Vu Ho","doi":"10.1109/SIGTELCOM.2018.8325803","DOIUrl":null,"url":null,"abstract":"Despite the fact that Short Word Length (SWL) technique has been demonstrated to be a new efficient approach for implementing DSP systems, its applications are somehow limited. In this paper, we present the design and implementation of a Sigma-delta modulator based SWL ternary FIR filter. From predefined specifications, the filter was first modelled and simulated in MATLAB then implemented on a commercial FPGA platform and finally synthesized using ASIC method. We created two versions of the design: pipeline and non-pipeline, their performance are compared and discussed going from the operating frequency to the hardware resource usage. Also, to examine the trade-off between hardware efficiency and performance, we also evaluated the design with four different oversampling rates (8, 16, 32, 64).","PeriodicalId":236488,"journal":{"name":"2018 2nd International Conference on Recent Advances in Signal Processing, Telecommunications & Computing (SigTelCom)","volume":"315 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Implementation of a short word length ternary FIR filter in both FPGA and ASIC\",\"authors\":\"T. C. Pham, Bach Xuan Hoang, Quang Tri Chiem, L. Tran, Anh-Vu Ho\",\"doi\":\"10.1109/SIGTELCOM.2018.8325803\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Despite the fact that Short Word Length (SWL) technique has been demonstrated to be a new efficient approach for implementing DSP systems, its applications are somehow limited. In this paper, we present the design and implementation of a Sigma-delta modulator based SWL ternary FIR filter. From predefined specifications, the filter was first modelled and simulated in MATLAB then implemented on a commercial FPGA platform and finally synthesized using ASIC method. We created two versions of the design: pipeline and non-pipeline, their performance are compared and discussed going from the operating frequency to the hardware resource usage. Also, to examine the trade-off between hardware efficiency and performance, we also evaluated the design with four different oversampling rates (8, 16, 32, 64).\",\"PeriodicalId\":236488,\"journal\":{\"name\":\"2018 2nd International Conference on Recent Advances in Signal Processing, Telecommunications & Computing (SigTelCom)\",\"volume\":\"315 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1900-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 2nd International Conference on Recent Advances in Signal Processing, Telecommunications & Computing (SigTelCom)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SIGTELCOM.2018.8325803\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 2nd International Conference on Recent Advances in Signal Processing, Telecommunications & Computing (SigTelCom)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SIGTELCOM.2018.8325803","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Implementation of a short word length ternary FIR filter in both FPGA and ASIC
Despite the fact that Short Word Length (SWL) technique has been demonstrated to be a new efficient approach for implementing DSP systems, its applications are somehow limited. In this paper, we present the design and implementation of a Sigma-delta modulator based SWL ternary FIR filter. From predefined specifications, the filter was first modelled and simulated in MATLAB then implemented on a commercial FPGA platform and finally synthesized using ASIC method. We created two versions of the design: pipeline and non-pipeline, their performance are compared and discussed going from the operating frequency to the hardware resource usage. Also, to examine the trade-off between hardware efficiency and performance, we also evaluated the design with four different oversampling rates (8, 16, 32, 64).