在FPGA和ASIC上实现一个短字长三元FIR滤波器

T. C. Pham, Bach Xuan Hoang, Quang Tri Chiem, L. Tran, Anh-Vu Ho
{"title":"在FPGA和ASIC上实现一个短字长三元FIR滤波器","authors":"T. C. Pham, Bach Xuan Hoang, Quang Tri Chiem, L. Tran, Anh-Vu Ho","doi":"10.1109/SIGTELCOM.2018.8325803","DOIUrl":null,"url":null,"abstract":"Despite the fact that Short Word Length (SWL) technique has been demonstrated to be a new efficient approach for implementing DSP systems, its applications are somehow limited. In this paper, we present the design and implementation of a Sigma-delta modulator based SWL ternary FIR filter. From predefined specifications, the filter was first modelled and simulated in MATLAB then implemented on a commercial FPGA platform and finally synthesized using ASIC method. We created two versions of the design: pipeline and non-pipeline, their performance are compared and discussed going from the operating frequency to the hardware resource usage. Also, to examine the trade-off between hardware efficiency and performance, we also evaluated the design with four different oversampling rates (8, 16, 32, 64).","PeriodicalId":236488,"journal":{"name":"2018 2nd International Conference on Recent Advances in Signal Processing, Telecommunications & Computing (SigTelCom)","volume":"315 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Implementation of a short word length ternary FIR filter in both FPGA and ASIC\",\"authors\":\"T. C. Pham, Bach Xuan Hoang, Quang Tri Chiem, L. Tran, Anh-Vu Ho\",\"doi\":\"10.1109/SIGTELCOM.2018.8325803\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Despite the fact that Short Word Length (SWL) technique has been demonstrated to be a new efficient approach for implementing DSP systems, its applications are somehow limited. In this paper, we present the design and implementation of a Sigma-delta modulator based SWL ternary FIR filter. From predefined specifications, the filter was first modelled and simulated in MATLAB then implemented on a commercial FPGA platform and finally synthesized using ASIC method. We created two versions of the design: pipeline and non-pipeline, their performance are compared and discussed going from the operating frequency to the hardware resource usage. Also, to examine the trade-off between hardware efficiency and performance, we also evaluated the design with four different oversampling rates (8, 16, 32, 64).\",\"PeriodicalId\":236488,\"journal\":{\"name\":\"2018 2nd International Conference on Recent Advances in Signal Processing, Telecommunications & Computing (SigTelCom)\",\"volume\":\"315 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1900-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 2nd International Conference on Recent Advances in Signal Processing, Telecommunications & Computing (SigTelCom)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SIGTELCOM.2018.8325803\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 2nd International Conference on Recent Advances in Signal Processing, Telecommunications & Computing (SigTelCom)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SIGTELCOM.2018.8325803","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

尽管短字长(SWL)技术已被证明是实现DSP系统的一种新的有效方法,但其应用在某种程度上受到限制。在本文中,我们提出了一个基于σ δ调制器的SWL三元FIR滤波器的设计和实现。根据预先设定的规格,首先在MATLAB中对滤波器进行建模和仿真,然后在商用FPGA平台上实现,最后使用ASIC方法进行合成。我们创建了两个版本的设计:管道和非管道,从工作频率到硬件资源使用,对它们的性能进行了比较和讨论。此外,为了检查硬件效率和性能之间的权衡,我们还用四种不同的过采样率(8,16,32,64)评估了设计。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Implementation of a short word length ternary FIR filter in both FPGA and ASIC
Despite the fact that Short Word Length (SWL) technique has been demonstrated to be a new efficient approach for implementing DSP systems, its applications are somehow limited. In this paper, we present the design and implementation of a Sigma-delta modulator based SWL ternary FIR filter. From predefined specifications, the filter was first modelled and simulated in MATLAB then implemented on a commercial FPGA platform and finally synthesized using ASIC method. We created two versions of the design: pipeline and non-pipeline, their performance are compared and discussed going from the operating frequency to the hardware resource usage. Also, to examine the trade-off between hardware efficiency and performance, we also evaluated the design with four different oversampling rates (8, 16, 32, 64).
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信