{"title":"基于锁相环校准的新型GALS NOC数据相关可调时钟方案","authors":"V. Khetade, Rashtrasant Tukdoji Maharaj","doi":"10.1109/RAICS.2011.6069422","DOIUrl":null,"url":null,"abstract":"Asynchronous design offers an attractive solution to overcome the problems faced by Networks-on-Chip (NoC) designers such as timing constraints. GALS Asynchronous NoCs requires efficient calibrated clocking scheme which has minimum drift, independent of Process Voltage Temperature(PVT), use minimum static and dynamic power. Clocking scheme should enable smooth synchronization among different clock domain. This paper first presents novel data dependent Pausible clocking scheme with Phase lock loop calibration. It calibrate for phase alignment. Local Clock is calibrated with reference clock generated from reference clock source with PLL mode for the desired frequency which is set with dealylined. This aligned local clock will use for clocking of synchronous module which is wrapped with asynchronous wrapper. It helps in avoiding metastability during crossing of data from one clock domain to another clock domain. Here we present the Petri net models of the Globally Asynchronous and Locally Synchronous(GALS) architectures for speed independent (SI). The models are feed into Petrify to produce logic equations for gate level implementation of asynchronous circuit. The synchronous and asynchronous circuits are implemented on technology of saed90nm provided with Synopsys university program. Simulation is carried on VCS of Synopsys and synthesis on design compiler.","PeriodicalId":394515,"journal":{"name":"2011 IEEE Recent Advances in Intelligent Computational Systems","volume":"2 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-11-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Novel Data dependent pausible clocking scheme with pll calibration for GALS NOC\",\"authors\":\"V. Khetade, Rashtrasant Tukdoji Maharaj\",\"doi\":\"10.1109/RAICS.2011.6069422\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Asynchronous design offers an attractive solution to overcome the problems faced by Networks-on-Chip (NoC) designers such as timing constraints. GALS Asynchronous NoCs requires efficient calibrated clocking scheme which has minimum drift, independent of Process Voltage Temperature(PVT), use minimum static and dynamic power. Clocking scheme should enable smooth synchronization among different clock domain. This paper first presents novel data dependent Pausible clocking scheme with Phase lock loop calibration. It calibrate for phase alignment. Local Clock is calibrated with reference clock generated from reference clock source with PLL mode for the desired frequency which is set with dealylined. This aligned local clock will use for clocking of synchronous module which is wrapped with asynchronous wrapper. It helps in avoiding metastability during crossing of data from one clock domain to another clock domain. Here we present the Petri net models of the Globally Asynchronous and Locally Synchronous(GALS) architectures for speed independent (SI). The models are feed into Petrify to produce logic equations for gate level implementation of asynchronous circuit. The synchronous and asynchronous circuits are implemented on technology of saed90nm provided with Synopsys university program. Simulation is carried on VCS of Synopsys and synthesis on design compiler.\",\"PeriodicalId\":394515,\"journal\":{\"name\":\"2011 IEEE Recent Advances in Intelligent Computational Systems\",\"volume\":\"2 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2011-11-03\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2011 IEEE Recent Advances in Intelligent Computational Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/RAICS.2011.6069422\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 IEEE Recent Advances in Intelligent Computational Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RAICS.2011.6069422","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Novel Data dependent pausible clocking scheme with pll calibration for GALS NOC
Asynchronous design offers an attractive solution to overcome the problems faced by Networks-on-Chip (NoC) designers such as timing constraints. GALS Asynchronous NoCs requires efficient calibrated clocking scheme which has minimum drift, independent of Process Voltage Temperature(PVT), use minimum static and dynamic power. Clocking scheme should enable smooth synchronization among different clock domain. This paper first presents novel data dependent Pausible clocking scheme with Phase lock loop calibration. It calibrate for phase alignment. Local Clock is calibrated with reference clock generated from reference clock source with PLL mode for the desired frequency which is set with dealylined. This aligned local clock will use for clocking of synchronous module which is wrapped with asynchronous wrapper. It helps in avoiding metastability during crossing of data from one clock domain to another clock domain. Here we present the Petri net models of the Globally Asynchronous and Locally Synchronous(GALS) architectures for speed independent (SI). The models are feed into Petrify to produce logic equations for gate level implementation of asynchronous circuit. The synchronous and asynchronous circuits are implemented on technology of saed90nm provided with Synopsys university program. Simulation is carried on VCS of Synopsys and synthesis on design compiler.