基于锁相环校准的新型GALS NOC数据相关可调时钟方案

V. Khetade, Rashtrasant Tukdoji Maharaj
{"title":"基于锁相环校准的新型GALS NOC数据相关可调时钟方案","authors":"V. Khetade, Rashtrasant Tukdoji Maharaj","doi":"10.1109/RAICS.2011.6069422","DOIUrl":null,"url":null,"abstract":"Asynchronous design offers an attractive solution to overcome the problems faced by Networks-on-Chip (NoC) designers such as timing constraints. GALS Asynchronous NoCs requires efficient calibrated clocking scheme which has minimum drift, independent of Process Voltage Temperature(PVT), use minimum static and dynamic power. Clocking scheme should enable smooth synchronization among different clock domain. This paper first presents novel data dependent Pausible clocking scheme with Phase lock loop calibration. It calibrate for phase alignment. Local Clock is calibrated with reference clock generated from reference clock source with PLL mode for the desired frequency which is set with dealylined. This aligned local clock will use for clocking of synchronous module which is wrapped with asynchronous wrapper. It helps in avoiding metastability during crossing of data from one clock domain to another clock domain. Here we present the Petri net models of the Globally Asynchronous and Locally Synchronous(GALS) architectures for speed independent (SI). The models are feed into Petrify to produce logic equations for gate level implementation of asynchronous circuit. The synchronous and asynchronous circuits are implemented on technology of saed90nm provided with Synopsys university program. Simulation is carried on VCS of Synopsys and synthesis on design compiler.","PeriodicalId":394515,"journal":{"name":"2011 IEEE Recent Advances in Intelligent Computational Systems","volume":"2 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-11-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Novel Data dependent pausible clocking scheme with pll calibration for GALS NOC\",\"authors\":\"V. Khetade, Rashtrasant Tukdoji Maharaj\",\"doi\":\"10.1109/RAICS.2011.6069422\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Asynchronous design offers an attractive solution to overcome the problems faced by Networks-on-Chip (NoC) designers such as timing constraints. GALS Asynchronous NoCs requires efficient calibrated clocking scheme which has minimum drift, independent of Process Voltage Temperature(PVT), use minimum static and dynamic power. Clocking scheme should enable smooth synchronization among different clock domain. This paper first presents novel data dependent Pausible clocking scheme with Phase lock loop calibration. It calibrate for phase alignment. Local Clock is calibrated with reference clock generated from reference clock source with PLL mode for the desired frequency which is set with dealylined. This aligned local clock will use for clocking of synchronous module which is wrapped with asynchronous wrapper. It helps in avoiding metastability during crossing of data from one clock domain to another clock domain. Here we present the Petri net models of the Globally Asynchronous and Locally Synchronous(GALS) architectures for speed independent (SI). The models are feed into Petrify to produce logic equations for gate level implementation of asynchronous circuit. The synchronous and asynchronous circuits are implemented on technology of saed90nm provided with Synopsys university program. Simulation is carried on VCS of Synopsys and synthesis on design compiler.\",\"PeriodicalId\":394515,\"journal\":{\"name\":\"2011 IEEE Recent Advances in Intelligent Computational Systems\",\"volume\":\"2 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2011-11-03\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2011 IEEE Recent Advances in Intelligent Computational Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/RAICS.2011.6069422\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 IEEE Recent Advances in Intelligent Computational Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RAICS.2011.6069422","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

异步设计为克服片上网络(NoC)设计人员面临的时间限制等问题提供了一个有吸引力的解决方案。GALS异步noc需要有效的校准时钟方案,具有最小的漂移,独立于过程电压温度(PVT),使用最小的静态和动态功率。时钟方案应使不同时钟域之间的同步平滑。本文首先提出了一种新的数据依赖锁相环校准的可调时钟方案。它用于相位校准。本地时钟是用参考时钟源产生的参考时钟进行校准的,参考时钟具有锁相环模式,所需频率由dealyline设置。这个对齐的本地时钟将用于用异步包装器包装的同步模块的时钟。它有助于避免数据在从一个时钟域到另一个时钟域的交叉过程中的亚稳态。在这里,我们提出了用于速度无关(SI)的全局异步和局部同步(GALS)架构的Petri网模型。将模型输入Petrify,生成异步电路门级实现的逻辑方程。同步和异步电路是在新思科技大学提供的saed90nm技术上实现的。在Synopsys的VCS上进行仿真,在设计编译器上进行综合。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Novel Data dependent pausible clocking scheme with pll calibration for GALS NOC
Asynchronous design offers an attractive solution to overcome the problems faced by Networks-on-Chip (NoC) designers such as timing constraints. GALS Asynchronous NoCs requires efficient calibrated clocking scheme which has minimum drift, independent of Process Voltage Temperature(PVT), use minimum static and dynamic power. Clocking scheme should enable smooth synchronization among different clock domain. This paper first presents novel data dependent Pausible clocking scheme with Phase lock loop calibration. It calibrate for phase alignment. Local Clock is calibrated with reference clock generated from reference clock source with PLL mode for the desired frequency which is set with dealylined. This aligned local clock will use for clocking of synchronous module which is wrapped with asynchronous wrapper. It helps in avoiding metastability during crossing of data from one clock domain to another clock domain. Here we present the Petri net models of the Globally Asynchronous and Locally Synchronous(GALS) architectures for speed independent (SI). The models are feed into Petrify to produce logic equations for gate level implementation of asynchronous circuit. The synchronous and asynchronous circuits are implemented on technology of saed90nm provided with Synopsys university program. Simulation is carried on VCS of Synopsys and synthesis on design compiler.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信