高精度高速S2I开关电流接地门AB类存储单元

M. Loulou, M. Fakhfakh, N. Masmoudi
{"title":"高精度高速S2I开关电流接地门AB类存储单元","authors":"M. Loulou, M. Fakhfakh, N. Masmoudi","doi":"10.1109/SCS.2003.1227066","DOIUrl":null,"url":null,"abstract":"In this paper, we deal with reducing the effect of non-ideality affecting memory cells build in switched current (SI) technique. The basic idea consists of combining benefits of two improved techniques. Indeed, we demonstrate that class AB cells built in the grounded gate configuration and used with S2I technique improve the performance of SI cells. As a consequence errors hitting output current are minimized and dynamic range is maximized. The proposed cell is designed using CMOS 0.35 μm process. With 3.3V power supply voltage, this new memory cell achieves a 80 dB dynamic range at 16 MHz sampling frequency, where the power consumption is about 860 μW. These performances are reached using a new methodology to optimize transistor sizes.","PeriodicalId":375963,"journal":{"name":"Signals, Circuits and Systems, 2003. SCS 2003. International Symposium on","volume":"180 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2003-07-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"A high precision high speed S2I switched current grounded gate class AB memory cell\",\"authors\":\"M. Loulou, M. Fakhfakh, N. Masmoudi\",\"doi\":\"10.1109/SCS.2003.1227066\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, we deal with reducing the effect of non-ideality affecting memory cells build in switched current (SI) technique. The basic idea consists of combining benefits of two improved techniques. Indeed, we demonstrate that class AB cells built in the grounded gate configuration and used with S2I technique improve the performance of SI cells. As a consequence errors hitting output current are minimized and dynamic range is maximized. The proposed cell is designed using CMOS 0.35 μm process. With 3.3V power supply voltage, this new memory cell achieves a 80 dB dynamic range at 16 MHz sampling frequency, where the power consumption is about 860 μW. These performances are reached using a new methodology to optimize transistor sizes.\",\"PeriodicalId\":375963,\"journal\":{\"name\":\"Signals, Circuits and Systems, 2003. SCS 2003. International Symposium on\",\"volume\":\"180 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2003-07-10\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Signals, Circuits and Systems, 2003. SCS 2003. International Symposium on\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SCS.2003.1227066\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Signals, Circuits and Systems, 2003. SCS 2003. International Symposium on","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SCS.2003.1227066","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

在本文中,我们讨论了如何降低非理想性对开关电流(SI)技术中存储单元的影响。其基本思想是结合两种改进技术的优点。事实上,我们证明了在接地栅极配置中构建的AB类电池并与S2I技术一起使用可以提高SI电池的性能。因此,影响输出电流的误差被最小化,动态范围被最大化。该电池采用CMOS 0.35 μm工艺设计。在3.3V的供电电压下,该存储单元在16 MHz采样频率下可实现80 dB的动态范围,功耗约为860 μW。这些性能是通过一种优化晶体管尺寸的新方法实现的。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A high precision high speed S2I switched current grounded gate class AB memory cell
In this paper, we deal with reducing the effect of non-ideality affecting memory cells build in switched current (SI) technique. The basic idea consists of combining benefits of two improved techniques. Indeed, we demonstrate that class AB cells built in the grounded gate configuration and used with S2I technique improve the performance of SI cells. As a consequence errors hitting output current are minimized and dynamic range is maximized. The proposed cell is designed using CMOS 0.35 μm process. With 3.3V power supply voltage, this new memory cell achieves a 80 dB dynamic range at 16 MHz sampling frequency, where the power consumption is about 860 μW. These performances are reached using a new methodology to optimize transistor sizes.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信