K. Mistry, T. Ghani, Mark Armstrong, S. Tyagi, P. Packan, Scott E. Thompson, S. Yu, M. Bohr
{"title":"重新审视可扩展性:100纳米PD-SOI晶体管及其对50纳米器件的影响","authors":"K. Mistry, T. Ghani, Mark Armstrong, S. Tyagi, P. Packan, Scott E. Thompson, S. Yu, M. Bohr","doi":"10.1109/VLSIT.2000.852826","DOIUrl":null,"url":null,"abstract":"We describe 100 nm gate length PD-SOI transistors with the best SOI I/sub on/-I/sub off/ characteristics reported for the 0.18 /spl mu/m technology generation. SOI inverter delay is 7.4 ps at Vdd=1.5 V and L/sub gate/=100 nm. Inverter delays show 16% (fanout=1) and 8% Vdd(V) (fanout=4) improvement over comparable bulk CMOS. Scaling analysis for PD-SOI shows a reduced role for junction capacitance and an increased history effect for scaled devices, so that SOI has significantly diminished performance gain relative to bulk CMOS for 50 nm devices (0.1 /spl mu/m generation).","PeriodicalId":268624,"journal":{"name":"2000 Symposium on VLSI Technology. Digest of Technical Papers (Cat. No.00CH37104)","volume":"36 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-06-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"17","resultStr":"{\"title\":\"Scalability revisited: 100 nm PD-SOI transistors and implications for 50 nm devices\",\"authors\":\"K. Mistry, T. Ghani, Mark Armstrong, S. Tyagi, P. Packan, Scott E. Thompson, S. Yu, M. Bohr\",\"doi\":\"10.1109/VLSIT.2000.852826\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"We describe 100 nm gate length PD-SOI transistors with the best SOI I/sub on/-I/sub off/ characteristics reported for the 0.18 /spl mu/m technology generation. SOI inverter delay is 7.4 ps at Vdd=1.5 V and L/sub gate/=100 nm. Inverter delays show 16% (fanout=1) and 8% Vdd(V) (fanout=4) improvement over comparable bulk CMOS. Scaling analysis for PD-SOI shows a reduced role for junction capacitance and an increased history effect for scaled devices, so that SOI has significantly diminished performance gain relative to bulk CMOS for 50 nm devices (0.1 /spl mu/m generation).\",\"PeriodicalId\":268624,\"journal\":{\"name\":\"2000 Symposium on VLSI Technology. Digest of Technical Papers (Cat. No.00CH37104)\",\"volume\":\"36 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2000-06-13\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"17\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2000 Symposium on VLSI Technology. Digest of Technical Papers (Cat. No.00CH37104)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/VLSIT.2000.852826\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2000 Symposium on VLSI Technology. Digest of Technical Papers (Cat. No.00CH37104)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIT.2000.852826","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Scalability revisited: 100 nm PD-SOI transistors and implications for 50 nm devices
We describe 100 nm gate length PD-SOI transistors with the best SOI I/sub on/-I/sub off/ characteristics reported for the 0.18 /spl mu/m technology generation. SOI inverter delay is 7.4 ps at Vdd=1.5 V and L/sub gate/=100 nm. Inverter delays show 16% (fanout=1) and 8% Vdd(V) (fanout=4) improvement over comparable bulk CMOS. Scaling analysis for PD-SOI shows a reduced role for junction capacitance and an increased history effect for scaled devices, so that SOI has significantly diminished performance gain relative to bulk CMOS for 50 nm devices (0.1 /spl mu/m generation).