{"title":"一种合成低功耗VLSI架构的新方法","authors":"R. Maity, D. Samanta","doi":"10.1109/ADCOM.2007.24","DOIUrl":null,"url":null,"abstract":"With the leaps and bounds progression of VLSI technol- ogy, the requirement of low power VLSI architecture has become highly on demand, specially for hand-held, bat- tery driven, portable applications. In this paper we have identified several low power strategies and applied them to realize a low power VLSI architecture suitable for motion estimation block in a video codec chip. For motion estima- tion we have adopted the TBHEX block matching algorithm [14]. Our proposed architecture has been synthesized with the Synopsis Design Analyzer tool and experimental results reveal that it requires only 22.14 mW power. Further our proposed architecture is area efficient with 30 K gate counts including memory within the chip boundary.","PeriodicalId":185608,"journal":{"name":"15th International Conference on Advanced Computing and Communications (ADCOM 2007)","volume":"52 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-12-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"A Novel Approach of Synthesizing Low Power VLSI Architecture\",\"authors\":\"R. Maity, D. Samanta\",\"doi\":\"10.1109/ADCOM.2007.24\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"With the leaps and bounds progression of VLSI technol- ogy, the requirement of low power VLSI architecture has become highly on demand, specially for hand-held, bat- tery driven, portable applications. In this paper we have identified several low power strategies and applied them to realize a low power VLSI architecture suitable for motion estimation block in a video codec chip. For motion estima- tion we have adopted the TBHEX block matching algorithm [14]. Our proposed architecture has been synthesized with the Synopsis Design Analyzer tool and experimental results reveal that it requires only 22.14 mW power. Further our proposed architecture is area efficient with 30 K gate counts including memory within the chip boundary.\",\"PeriodicalId\":185608,\"journal\":{\"name\":\"15th International Conference on Advanced Computing and Communications (ADCOM 2007)\",\"volume\":\"52 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2007-12-18\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"15th International Conference on Advanced Computing and Communications (ADCOM 2007)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ADCOM.2007.24\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"15th International Conference on Advanced Computing and Communications (ADCOM 2007)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ADCOM.2007.24","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A Novel Approach of Synthesizing Low Power VLSI Architecture
With the leaps and bounds progression of VLSI technol- ogy, the requirement of low power VLSI architecture has become highly on demand, specially for hand-held, bat- tery driven, portable applications. In this paper we have identified several low power strategies and applied them to realize a low power VLSI architecture suitable for motion estimation block in a video codec chip. For motion estima- tion we have adopted the TBHEX block matching algorithm [14]. Our proposed architecture has been synthesized with the Synopsis Design Analyzer tool and experimental results reveal that it requires only 22.14 mW power. Further our proposed architecture is area efficient with 30 K gate counts including memory within the chip boundary.