优化嵌套米勒补偿的设计准则

G. Palumbo, S. Pennisi
{"title":"优化嵌套米勒补偿的设计准则","authors":"G. Palumbo, S. Pennisi","doi":"10.1109/SSMSD.2000.836454","DOIUrl":null,"url":null,"abstract":"The nested Miller compensation of three-stage amplifiers is reviewed by using a novel and simple design-oriented approach allowing the control of the overall phase margin as well as that of each internal loop. Furthermore, a novel technique using nulling resistors to remove the RHP zeroes is discussed which greatly improves frequency and slew-rate performance, without increasing the power consumption. Thanks to the small compensation capacitors employed, the approach is suited for integration and in particular where large load capacitors have to be driven. SPICE simulations based on a 0.8-/spl mu/m CMOS design are given and found in remarkable agreement with the theoretical analysis.","PeriodicalId":166604,"journal":{"name":"2000 Southwest Symposium on Mixed-Signal Design (Cat. No.00EX390)","volume":"56 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-02-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":"{\"title\":\"Design guidelines for optimized nested Miller compensation\",\"authors\":\"G. Palumbo, S. Pennisi\",\"doi\":\"10.1109/SSMSD.2000.836454\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The nested Miller compensation of three-stage amplifiers is reviewed by using a novel and simple design-oriented approach allowing the control of the overall phase margin as well as that of each internal loop. Furthermore, a novel technique using nulling resistors to remove the RHP zeroes is discussed which greatly improves frequency and slew-rate performance, without increasing the power consumption. Thanks to the small compensation capacitors employed, the approach is suited for integration and in particular where large load capacitors have to be driven. SPICE simulations based on a 0.8-/spl mu/m CMOS design are given and found in remarkable agreement with the theoretical analysis.\",\"PeriodicalId\":166604,\"journal\":{\"name\":\"2000 Southwest Symposium on Mixed-Signal Design (Cat. No.00EX390)\",\"volume\":\"56 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2000-02-27\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"7\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2000 Southwest Symposium on Mixed-Signal Design (Cat. No.00EX390)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SSMSD.2000.836454\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2000 Southwest Symposium on Mixed-Signal Design (Cat. No.00EX390)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SSMSD.2000.836454","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7

摘要

采用一种新颖、简单的设计方法,对三级放大器的嵌套米勒补偿进行了综述,该方法既可以控制整个相位裕度,也可以控制每个内部回路的相位裕度。此外,还讨论了一种使用零化电阻去除RHP零点的新技术,该技术在不增加功耗的情况下大大提高了频率和自旋率性能。由于采用了小型补偿电容器,该方法适合于集成,特别是在必须驱动大型负载电容器的情况下。给出了基于0.8-/spl mu/m CMOS设计的SPICE仿真,结果与理论分析非常吻合。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Design guidelines for optimized nested Miller compensation
The nested Miller compensation of three-stage amplifiers is reviewed by using a novel and simple design-oriented approach allowing the control of the overall phase margin as well as that of each internal loop. Furthermore, a novel technique using nulling resistors to remove the RHP zeroes is discussed which greatly improves frequency and slew-rate performance, without increasing the power consumption. Thanks to the small compensation capacitors employed, the approach is suited for integration and in particular where large load capacitors have to be driven. SPICE simulations based on a 0.8-/spl mu/m CMOS design are given and found in remarkable agreement with the theoretical analysis.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信