比较器设计的创新技术

R. Huang, Ke Tian, Ji Xia
{"title":"比较器设计的创新技术","authors":"R. Huang, Ke Tian, Ji Xia","doi":"10.1117/12.2640501","DOIUrl":null,"url":null,"abstract":"This paper studies five innovative designs of comparators proposed these years. The dynamic bias comparator ensures that the pre-amplifier output nodes are only partially discharged to reduce the energy consumption. The comparator with a floating inverter amplifier (FIA)-based pre-amplifier realizes the stability of input common-mode voltage and reduces influence of the process corner, moreover, thereby greatly boosting gm/ID and reduce noise, offset and delay. The edgepursuit comparator (EPC) has unique ability to adapt energy cost automatically, it can provide a new idea for the design of comparator. Triple-latch feedforward dynamic comparator (TLFF) with minimized stacking achieved < 70-ps delay in a wide common-mode (VCM) and power supply (VDD) range, and with the increase of input voltage, its delay advantage is more obvious. Low-Power High-Speed Dynamic Comparator in the evaluation phase, the latch reduces energy consumption and delay by delaying activation and using small cross-coupled transistors","PeriodicalId":336892,"journal":{"name":"Neural Networks, Information and Communication Engineering","volume":"34 50 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-06-30","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Innovative techniques in comparator designs\",\"authors\":\"R. Huang, Ke Tian, Ji Xia\",\"doi\":\"10.1117/12.2640501\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper studies five innovative designs of comparators proposed these years. The dynamic bias comparator ensures that the pre-amplifier output nodes are only partially discharged to reduce the energy consumption. The comparator with a floating inverter amplifier (FIA)-based pre-amplifier realizes the stability of input common-mode voltage and reduces influence of the process corner, moreover, thereby greatly boosting gm/ID and reduce noise, offset and delay. The edgepursuit comparator (EPC) has unique ability to adapt energy cost automatically, it can provide a new idea for the design of comparator. Triple-latch feedforward dynamic comparator (TLFF) with minimized stacking achieved < 70-ps delay in a wide common-mode (VCM) and power supply (VDD) range, and with the increase of input voltage, its delay advantage is more obvious. Low-Power High-Speed Dynamic Comparator in the evaluation phase, the latch reduces energy consumption and delay by delaying activation and using small cross-coupled transistors\",\"PeriodicalId\":336892,\"journal\":{\"name\":\"Neural Networks, Information and Communication Engineering\",\"volume\":\"34 50 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-06-30\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Neural Networks, Information and Communication Engineering\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1117/12.2640501\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Neural Networks, Information and Communication Engineering","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1117/12.2640501","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文研究了近年来提出的五种比较器的创新设计。动态偏置比较器确保前置放大器输出节点仅部分放电以降低能耗。基于浮动逆变放大器(FIA)前置放大器的比较器实现了输入共模电压的稳定性,减小了过程角的影响,从而大大提高了gm/ID,降低了噪声、偏置和延迟。逐边比较器具有独特的能量成本自动适应能力,为比较器的设计提供了新的思路。最小化叠加的三锁存器前馈动态比较器(TLFF)在宽共模(VCM)和电源(VDD)范围内实现了< 70-ps的延迟,并且随着输入电压的增加,其延迟优势更加明显。低功耗高速动态比较器在评估阶段,锁存器通过延迟激活和使用小型交叉耦合晶体管来降低能耗和延迟
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Innovative techniques in comparator designs
This paper studies five innovative designs of comparators proposed these years. The dynamic bias comparator ensures that the pre-amplifier output nodes are only partially discharged to reduce the energy consumption. The comparator with a floating inverter amplifier (FIA)-based pre-amplifier realizes the stability of input common-mode voltage and reduces influence of the process corner, moreover, thereby greatly boosting gm/ID and reduce noise, offset and delay. The edgepursuit comparator (EPC) has unique ability to adapt energy cost automatically, it can provide a new idea for the design of comparator. Triple-latch feedforward dynamic comparator (TLFF) with minimized stacking achieved < 70-ps delay in a wide common-mode (VCM) and power supply (VDD) range, and with the increase of input voltage, its delay advantage is more obvious. Low-Power High-Speed Dynamic Comparator in the evaluation phase, the latch reduces energy consumption and delay by delaying activation and using small cross-coupled transistors
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信