纳米级垂直隧穿场效应管

J. Tucker, C. Wang, T. Shen
{"title":"纳米级垂直隧穿场效应管","authors":"J. Tucker, C. Wang, T. Shen","doi":"10.1109/DRC.1995.496234","DOIUrl":null,"url":null,"abstract":"Simulates silicon-based FETs having a radically new architecture, one which could eventually permit scaling of overall device dimensions to 500A or less while simultaneously eliminating the large-area contacts and isolation required in conventional MOSFETs. This approach assumes that it will be possible to selectively pattern epitaxial films into the silicon substrate at nanometer resolution, and to subsequently overgrow these patterns with heterolayer structures. Selective epitaxial metallization of this type can potentially provide the basis for a wide variety of nanoscale devices in which transport occurs through appropriately designed heterolayers in the vertical (growth) direction under control of a gate electrode.","PeriodicalId":326645,"journal":{"name":"1995 53rd Annual Device Research Conference Digest","volume":"211 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1995-06-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"A nanoscale vertical-tunneling FET\",\"authors\":\"J. Tucker, C. Wang, T. Shen\",\"doi\":\"10.1109/DRC.1995.496234\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Simulates silicon-based FETs having a radically new architecture, one which could eventually permit scaling of overall device dimensions to 500A or less while simultaneously eliminating the large-area contacts and isolation required in conventional MOSFETs. This approach assumes that it will be possible to selectively pattern epitaxial films into the silicon substrate at nanometer resolution, and to subsequently overgrow these patterns with heterolayer structures. Selective epitaxial metallization of this type can potentially provide the basis for a wide variety of nanoscale devices in which transport occurs through appropriately designed heterolayers in the vertical (growth) direction under control of a gate electrode.\",\"PeriodicalId\":326645,\"journal\":{\"name\":\"1995 53rd Annual Device Research Conference Digest\",\"volume\":\"211 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1995-06-19\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"1995 53rd Annual Device Research Conference Digest\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/DRC.1995.496234\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"1995 53rd Annual Device Research Conference Digest","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DRC.1995.496234","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

模拟具有全新架构的硅基fet,该架构最终可以将整体器件尺寸缩放到500A或更小,同时消除传统mosfet所需的大面积接触和隔离。这种方法假设有可能在纳米分辨率的硅衬底上选择性地绘制外延薄膜的图案,并随后用异质层结构过度生长这些图案。这种类型的选择性外延金属化可以潜在地为各种纳米级器件提供基础,在这些器件中,在栅极控制下,在垂直(生长)方向上通过适当设计的异质层进行传输。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A nanoscale vertical-tunneling FET
Simulates silicon-based FETs having a radically new architecture, one which could eventually permit scaling of overall device dimensions to 500A or less while simultaneously eliminating the large-area contacts and isolation required in conventional MOSFETs. This approach assumes that it will be possible to selectively pattern epitaxial films into the silicon substrate at nanometer resolution, and to subsequently overgrow these patterns with heterolayer structures. Selective epitaxial metallization of this type can potentially provide the basis for a wide variety of nanoscale devices in which transport occurs through appropriately designed heterolayers in the vertical (growth) direction under control of a gate electrode.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信