{"title":"灵活可控的FLASH开关设计","authors":"K. Kim, B. Ko, Jae Geun Kim, J. Choi","doi":"10.1109/ATM.1999.786876","DOIUrl":null,"url":null,"abstract":"We propose a new ATM switch with flexible buffering architecture and priority scheduling for providing a variety of QoS classes in this paper. In addition, this paper is concerned with the problem of supporting multiple QoS classes according to cell loss sensitivity and cell delay sensitivity. Loss-sensitive cells are given a higher priority to access a buffer with large free space to ensure a smaller cell loss probability, while delay-sensitive cells are assigned to a smaller buffer with high access priority to the output link to meet the shorter delay requirements. We also describe the implementation of a flexible ATM switch, FLASH (flexible ATM switch with high performance). FLASH also allows for multi-rate switching, supporting arbitrary-sized logical bit pipes with varying bandwidths. A notable characteristic is that FLASH provides multi-channel switching and guarantees cell sequence integrity without additional resequencing logic in the output port processors.","PeriodicalId":266412,"journal":{"name":"IEEE ATM Workshop '99 Proceedings (Cat. No. 99TH8462)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"1999-05-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design of FLASH switch with flexible controllability\",\"authors\":\"K. Kim, B. Ko, Jae Geun Kim, J. Choi\",\"doi\":\"10.1109/ATM.1999.786876\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"We propose a new ATM switch with flexible buffering architecture and priority scheduling for providing a variety of QoS classes in this paper. In addition, this paper is concerned with the problem of supporting multiple QoS classes according to cell loss sensitivity and cell delay sensitivity. Loss-sensitive cells are given a higher priority to access a buffer with large free space to ensure a smaller cell loss probability, while delay-sensitive cells are assigned to a smaller buffer with high access priority to the output link to meet the shorter delay requirements. We also describe the implementation of a flexible ATM switch, FLASH (flexible ATM switch with high performance). FLASH also allows for multi-rate switching, supporting arbitrary-sized logical bit pipes with varying bandwidths. A notable characteristic is that FLASH provides multi-channel switching and guarantees cell sequence integrity without additional resequencing logic in the output port processors.\",\"PeriodicalId\":266412,\"journal\":{\"name\":\"IEEE ATM Workshop '99 Proceedings (Cat. No. 99TH8462)\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1999-05-24\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEEE ATM Workshop '99 Proceedings (Cat. No. 99TH8462)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ATM.1999.786876\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE ATM Workshop '99 Proceedings (Cat. No. 99TH8462)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ATM.1999.786876","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design of FLASH switch with flexible controllability
We propose a new ATM switch with flexible buffering architecture and priority scheduling for providing a variety of QoS classes in this paper. In addition, this paper is concerned with the problem of supporting multiple QoS classes according to cell loss sensitivity and cell delay sensitivity. Loss-sensitive cells are given a higher priority to access a buffer with large free space to ensure a smaller cell loss probability, while delay-sensitive cells are assigned to a smaller buffer with high access priority to the output link to meet the shorter delay requirements. We also describe the implementation of a flexible ATM switch, FLASH (flexible ATM switch with high performance). FLASH also allows for multi-rate switching, supporting arbitrary-sized logical bit pipes with varying bandwidths. A notable characteristic is that FLASH provides multi-channel switching and guarantees cell sequence integrity without additional resequencing logic in the output port processors.