基于RFLSR的VLSI生产MBIST架构

M. Supriya, V. Jayaraj, S. Vinod, V. Uma Maheswari, M. A. Raja, Sowmyanarayanan Krishnakumar
{"title":"基于RFLSR的VLSI生产MBIST架构","authors":"M. Supriya, V. Jayaraj, S. Vinod, V. Uma Maheswari, M. A. Raja, Sowmyanarayanan Krishnakumar","doi":"10.1109/ICATIECE56365.2022.10047528","DOIUrl":null,"url":null,"abstract":"This article presents a low-power FPGA application that was made using an implicit memory individual test (MBIST). It has a 2-cycle LFSR exhibit that changes the bearing of the earlier activity and makes incredibly complex MBIST structures. This negative shift affects MBIST's entire power use. We exhort MBIST with LFSR ring to move past this critical power utilization issue. The 2-cycle 2N digit model generator is coupled to the 2-bit (N-2) and 2-bit 4-bit (N-2) LFSR model generators, which are exclusively constrained by two separate tickers working at two unique frequencies. This outcome in the production of every area address high memory test. Xilinx programming was utilized to execute this proposed plan utilizing vertex4 FPGA innovation.","PeriodicalId":199942,"journal":{"name":"2022 Second International Conference on Advanced Technologies in Intelligent Control, Environment, Computing & Communication Engineering (ICATIECE)","volume":"86 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-12-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"RFLSR based Productive MBIST Architecutre for VLSI\",\"authors\":\"M. Supriya, V. Jayaraj, S. Vinod, V. Uma Maheswari, M. A. Raja, Sowmyanarayanan Krishnakumar\",\"doi\":\"10.1109/ICATIECE56365.2022.10047528\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This article presents a low-power FPGA application that was made using an implicit memory individual test (MBIST). It has a 2-cycle LFSR exhibit that changes the bearing of the earlier activity and makes incredibly complex MBIST structures. This negative shift affects MBIST's entire power use. We exhort MBIST with LFSR ring to move past this critical power utilization issue. The 2-cycle 2N digit model generator is coupled to the 2-bit (N-2) and 2-bit 4-bit (N-2) LFSR model generators, which are exclusively constrained by two separate tickers working at two unique frequencies. This outcome in the production of every area address high memory test. Xilinx programming was utilized to execute this proposed plan utilizing vertex4 FPGA innovation.\",\"PeriodicalId\":199942,\"journal\":{\"name\":\"2022 Second International Conference on Advanced Technologies in Intelligent Control, Environment, Computing & Communication Engineering (ICATIECE)\",\"volume\":\"86 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-12-16\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 Second International Conference on Advanced Technologies in Intelligent Control, Environment, Computing & Communication Engineering (ICATIECE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICATIECE56365.2022.10047528\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 Second International Conference on Advanced Technologies in Intelligent Control, Environment, Computing & Communication Engineering (ICATIECE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICATIECE56365.2022.10047528","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文介绍了一个使用隐式内存个体测试(MBIST)的低功耗FPGA应用程序。它有一个2周期的LFSR展览,改变了早期活动的轴承,使MBIST结构变得非常复杂。这种负面的转变影响了MBIST的整个电力使用。我们建议使用LFSR环的MBIST解决这个关键的功率利用率问题。2周期2N位模型发生器耦合到2位(N-2)和2位4位(N-2) LFSR模型发生器,它们完全受两个独立的在两个唯一频率下工作的信号器的约束。这一结果在生产的每一个区域地址高记忆测试。Xilinx编程利用vertex4 FPGA创新来执行该提议的计划。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
RFLSR based Productive MBIST Architecutre for VLSI
This article presents a low-power FPGA application that was made using an implicit memory individual test (MBIST). It has a 2-cycle LFSR exhibit that changes the bearing of the earlier activity and makes incredibly complex MBIST structures. This negative shift affects MBIST's entire power use. We exhort MBIST with LFSR ring to move past this critical power utilization issue. The 2-cycle 2N digit model generator is coupled to the 2-bit (N-2) and 2-bit 4-bit (N-2) LFSR model generators, which are exclusively constrained by two separate tickers working at two unique frequencies. This outcome in the production of every area address high memory test. Xilinx programming was utilized to execute this proposed plan utilizing vertex4 FPGA innovation.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信