M. Supriya, V. Jayaraj, S. Vinod, V. Uma Maheswari, M. A. Raja, Sowmyanarayanan Krishnakumar
{"title":"基于RFLSR的VLSI生产MBIST架构","authors":"M. Supriya, V. Jayaraj, S. Vinod, V. Uma Maheswari, M. A. Raja, Sowmyanarayanan Krishnakumar","doi":"10.1109/ICATIECE56365.2022.10047528","DOIUrl":null,"url":null,"abstract":"This article presents a low-power FPGA application that was made using an implicit memory individual test (MBIST). It has a 2-cycle LFSR exhibit that changes the bearing of the earlier activity and makes incredibly complex MBIST structures. This negative shift affects MBIST's entire power use. We exhort MBIST with LFSR ring to move past this critical power utilization issue. The 2-cycle 2N digit model generator is coupled to the 2-bit (N-2) and 2-bit 4-bit (N-2) LFSR model generators, which are exclusively constrained by two separate tickers working at two unique frequencies. This outcome in the production of every area address high memory test. Xilinx programming was utilized to execute this proposed plan utilizing vertex4 FPGA innovation.","PeriodicalId":199942,"journal":{"name":"2022 Second International Conference on Advanced Technologies in Intelligent Control, Environment, Computing & Communication Engineering (ICATIECE)","volume":"86 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-12-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"RFLSR based Productive MBIST Architecutre for VLSI\",\"authors\":\"M. Supriya, V. Jayaraj, S. Vinod, V. Uma Maheswari, M. A. Raja, Sowmyanarayanan Krishnakumar\",\"doi\":\"10.1109/ICATIECE56365.2022.10047528\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This article presents a low-power FPGA application that was made using an implicit memory individual test (MBIST). It has a 2-cycle LFSR exhibit that changes the bearing of the earlier activity and makes incredibly complex MBIST structures. This negative shift affects MBIST's entire power use. We exhort MBIST with LFSR ring to move past this critical power utilization issue. The 2-cycle 2N digit model generator is coupled to the 2-bit (N-2) and 2-bit 4-bit (N-2) LFSR model generators, which are exclusively constrained by two separate tickers working at two unique frequencies. This outcome in the production of every area address high memory test. Xilinx programming was utilized to execute this proposed plan utilizing vertex4 FPGA innovation.\",\"PeriodicalId\":199942,\"journal\":{\"name\":\"2022 Second International Conference on Advanced Technologies in Intelligent Control, Environment, Computing & Communication Engineering (ICATIECE)\",\"volume\":\"86 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-12-16\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 Second International Conference on Advanced Technologies in Intelligent Control, Environment, Computing & Communication Engineering (ICATIECE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICATIECE56365.2022.10047528\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 Second International Conference on Advanced Technologies in Intelligent Control, Environment, Computing & Communication Engineering (ICATIECE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICATIECE56365.2022.10047528","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
RFLSR based Productive MBIST Architecutre for VLSI
This article presents a low-power FPGA application that was made using an implicit memory individual test (MBIST). It has a 2-cycle LFSR exhibit that changes the bearing of the earlier activity and makes incredibly complex MBIST structures. This negative shift affects MBIST's entire power use. We exhort MBIST with LFSR ring to move past this critical power utilization issue. The 2-cycle 2N digit model generator is coupled to the 2-bit (N-2) and 2-bit 4-bit (N-2) LFSR model generators, which are exclusively constrained by two separate tickers working at two unique frequencies. This outcome in the production of every area address high memory test. Xilinx programming was utilized to execute this proposed plan utilizing vertex4 FPGA innovation.