面向多个TCP连接的数据包重排序的高性能FPGA实现

Feng Zhou, Qingsheng Hu
{"title":"面向多个TCP连接的数据包重排序的高性能FPGA实现","authors":"Feng Zhou, Qingsheng Hu","doi":"10.1109/ISCIT.2011.6089757","DOIUrl":null,"url":null,"abstract":"This paper presents an FPGA-based design and implementation of TCP packet reordering for multiple TCP connections. In the packet processing, two FIFOs are used to preserve the packet header information and data information, respectively. The reordering process is based on the sequence and command information which can be used to determine where and how many to store the coming disorder packet or just send the ordered packet to application layer directly. This design has the advantages of high speed and good flexibility. The performance analysis shows that the data transmission collision is only 1.6% in the worst case. Using Altera FPGA, the design can be realized at 175MHz working frequency.","PeriodicalId":226552,"journal":{"name":"2011 11th International Symposium on Communications & Information Technologies (ISCIT)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2011-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"High-performance FPGA implementation of packet reordering for multiple TCP connections\",\"authors\":\"Feng Zhou, Qingsheng Hu\",\"doi\":\"10.1109/ISCIT.2011.6089757\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents an FPGA-based design and implementation of TCP packet reordering for multiple TCP connections. In the packet processing, two FIFOs are used to preserve the packet header information and data information, respectively. The reordering process is based on the sequence and command information which can be used to determine where and how many to store the coming disorder packet or just send the ordered packet to application layer directly. This design has the advantages of high speed and good flexibility. The performance analysis shows that the data transmission collision is only 1.6% in the worst case. Using Altera FPGA, the design can be realized at 175MHz working frequency.\",\"PeriodicalId\":226552,\"journal\":{\"name\":\"2011 11th International Symposium on Communications & Information Technologies (ISCIT)\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2011-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2011 11th International Symposium on Communications & Information Technologies (ISCIT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISCIT.2011.6089757\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 11th International Symposium on Communications & Information Technologies (ISCIT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISCIT.2011.6089757","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

本文提出了一种基于fpga的多TCP连接数据包重排序的设计与实现。在报文处理过程中,使用两个fifo分别保存报文的报头信息和数据信息。重新排序过程是基于序列和命令信息,这些信息可以用来决定在哪里和多少存储即将到来的无序数据包,或者直接将有序的数据包发送到应用层。该设计具有速度快、灵活性好等优点。性能分析表明,在最坏情况下,数据传输碰撞率仅为1.6%。采用Altera FPGA,可以在175MHz的工作频率下实现设计。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
High-performance FPGA implementation of packet reordering for multiple TCP connections
This paper presents an FPGA-based design and implementation of TCP packet reordering for multiple TCP connections. In the packet processing, two FIFOs are used to preserve the packet header information and data information, respectively. The reordering process is based on the sequence and command information which can be used to determine where and how many to store the coming disorder packet or just send the ordered packet to application layer directly. This design has the advantages of high speed and good flexibility. The performance analysis shows that the data transmission collision is only 1.6% in the worst case. Using Altera FPGA, the design can be realized at 175MHz working frequency.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信