Wentian Fan, Yingmei Chen, Qingyi Zhao, Chao Guo, En Zhu, Zhengfei Hu
{"title":"基于LC-VCO CDR的56 Gb/s半速率PAM4 SerDes接收机","authors":"Wentian Fan, Yingmei Chen, Qingyi Zhao, Chao Guo, En Zhu, Zhengfei Hu","doi":"10.1109/ICCC56324.2022.10065873","DOIUrl":null,"url":null,"abstract":"This paper presents a compact 56 Gb/s 4-level pulse amplitude modulation (PAM4) SerDes receiver, which employs a half rate architecture. By employing a LC voltage control oscillator (LC-VCO) based clock and data recovery (CDR), the jitter of the receiver is greatly reduced, and the complexity and noise of the system are also decreased. The CDR is implemented in a type-II bang-bang phase-locked loop (BBPLL) topology. To reduce the locking time and improve the stability of CDR, all of the PAM4 signal transitions with the central crossover point chosen by a waveform filter are utilized to extract the phase error. The receiver is designed in a 40-nm CMOS technology and supplied with 1.1 V and the core circuit occupy an area of 0.13 mm2. The simulation results show that the proposed PAM4 receiver can work at 56 Gbit/s with 172 mW consumption.","PeriodicalId":263098,"journal":{"name":"2022 IEEE 8th International Conference on Computer and Communications (ICCC)","volume":"34 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-12-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A 56 Gb/s Half-Rate PAM4 SerDes Receiver with LC-VCO Based CDR in 40-nm CMOS Technology\",\"authors\":\"Wentian Fan, Yingmei Chen, Qingyi Zhao, Chao Guo, En Zhu, Zhengfei Hu\",\"doi\":\"10.1109/ICCC56324.2022.10065873\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a compact 56 Gb/s 4-level pulse amplitude modulation (PAM4) SerDes receiver, which employs a half rate architecture. By employing a LC voltage control oscillator (LC-VCO) based clock and data recovery (CDR), the jitter of the receiver is greatly reduced, and the complexity and noise of the system are also decreased. The CDR is implemented in a type-II bang-bang phase-locked loop (BBPLL) topology. To reduce the locking time and improve the stability of CDR, all of the PAM4 signal transitions with the central crossover point chosen by a waveform filter are utilized to extract the phase error. The receiver is designed in a 40-nm CMOS technology and supplied with 1.1 V and the core circuit occupy an area of 0.13 mm2. The simulation results show that the proposed PAM4 receiver can work at 56 Gbit/s with 172 mW consumption.\",\"PeriodicalId\":263098,\"journal\":{\"name\":\"2022 IEEE 8th International Conference on Computer and Communications (ICCC)\",\"volume\":\"34 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-12-09\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 IEEE 8th International Conference on Computer and Communications (ICCC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCC56324.2022.10065873\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 IEEE 8th International Conference on Computer and Communications (ICCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCC56324.2022.10065873","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A 56 Gb/s Half-Rate PAM4 SerDes Receiver with LC-VCO Based CDR in 40-nm CMOS Technology
This paper presents a compact 56 Gb/s 4-level pulse amplitude modulation (PAM4) SerDes receiver, which employs a half rate architecture. By employing a LC voltage control oscillator (LC-VCO) based clock and data recovery (CDR), the jitter of the receiver is greatly reduced, and the complexity and noise of the system are also decreased. The CDR is implemented in a type-II bang-bang phase-locked loop (BBPLL) topology. To reduce the locking time and improve the stability of CDR, all of the PAM4 signal transitions with the central crossover point chosen by a waveform filter are utilized to extract the phase error. The receiver is designed in a 40-nm CMOS technology and supplied with 1.1 V and the core circuit occupy an area of 0.13 mm2. The simulation results show that the proposed PAM4 receiver can work at 56 Gbit/s with 172 mW consumption.