{"title":"可扩展的主机控制器模块化硬件加速器","authors":"Chen Kah Yee, O. Sidek, Teh Chee Hak, L. Li","doi":"10.1109/ISIEA.2011.6108749","DOIUrl":null,"url":null,"abstract":"This paper presents a scalable host controller for modular hardware accelerator. Designing a hardware method of scalable host controller can handle multiple processing units at the same time. Currently in System on Chip (SoC) design, multiple processing units accessing the memory to request a task lead to inefficient communications due to bus congestion. In addition, designing a scalable host controller helps the transactions schedule consistently between different processing units in the modular hardware accelerator. In this paper, the hardware approach of scalable host controller design is expected to support up to seven different processing units.","PeriodicalId":110449,"journal":{"name":"2011 IEEE Symposium on Industrial Electronics and Applications","volume":"6 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-12-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Scalable host controller for modular hardware accelerator\",\"authors\":\"Chen Kah Yee, O. Sidek, Teh Chee Hak, L. Li\",\"doi\":\"10.1109/ISIEA.2011.6108749\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a scalable host controller for modular hardware accelerator. Designing a hardware method of scalable host controller can handle multiple processing units at the same time. Currently in System on Chip (SoC) design, multiple processing units accessing the memory to request a task lead to inefficient communications due to bus congestion. In addition, designing a scalable host controller helps the transactions schedule consistently between different processing units in the modular hardware accelerator. In this paper, the hardware approach of scalable host controller design is expected to support up to seven different processing units.\",\"PeriodicalId\":110449,\"journal\":{\"name\":\"2011 IEEE Symposium on Industrial Electronics and Applications\",\"volume\":\"6 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2011-12-22\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2011 IEEE Symposium on Industrial Electronics and Applications\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISIEA.2011.6108749\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 IEEE Symposium on Industrial Electronics and Applications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISIEA.2011.6108749","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Scalable host controller for modular hardware accelerator
This paper presents a scalable host controller for modular hardware accelerator. Designing a hardware method of scalable host controller can handle multiple processing units at the same time. Currently in System on Chip (SoC) design, multiple processing units accessing the memory to request a task lead to inefficient communications due to bus congestion. In addition, designing a scalable host controller helps the transactions schedule consistently between different processing units in the modular hardware accelerator. In this paper, the hardware approach of scalable host controller design is expected to support up to seven different processing units.