{"title":"SOC高效片上互连架构的发展综述","authors":"Naman Batra, Brahmjit Singh","doi":"10.1109/GlobConPT57482.2022.9938209","DOIUrl":null,"url":null,"abstract":"Constant improvements in transistor technology have made it possible for computer design to support ever-increasing numbers of processing cores on a single silicon die. With the number of cores on a chip and complexity increasing, there is a greater need for on-chip communication capacity. As per recent research outcomes the packet-switched network-on-chip (NoC) proved to be a most scalable cores and low-cost communication fabric systems with dozens or even hundreds of processors' core. So, In this paper the performance, features, pros and cons of all the traditional on-chip interconnect architecture like Buses, Crossbar, Network-on-chip are reviewed. This is then followed by the review of the most frequent benefits and downsides of NoC's current power-saving practices.","PeriodicalId":431406,"journal":{"name":"2022 IEEE Global Conference on Computing, Power and Communication Technologies (GlobConPT)","volume":"139 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-09-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Evolution of Efficient On-Chip Interconnect Architecture for SOC: A Review\",\"authors\":\"Naman Batra, Brahmjit Singh\",\"doi\":\"10.1109/GlobConPT57482.2022.9938209\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Constant improvements in transistor technology have made it possible for computer design to support ever-increasing numbers of processing cores on a single silicon die. With the number of cores on a chip and complexity increasing, there is a greater need for on-chip communication capacity. As per recent research outcomes the packet-switched network-on-chip (NoC) proved to be a most scalable cores and low-cost communication fabric systems with dozens or even hundreds of processors' core. So, In this paper the performance, features, pros and cons of all the traditional on-chip interconnect architecture like Buses, Crossbar, Network-on-chip are reviewed. This is then followed by the review of the most frequent benefits and downsides of NoC's current power-saving practices.\",\"PeriodicalId\":431406,\"journal\":{\"name\":\"2022 IEEE Global Conference on Computing, Power and Communication Technologies (GlobConPT)\",\"volume\":\"139 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-09-23\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 IEEE Global Conference on Computing, Power and Communication Technologies (GlobConPT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/GlobConPT57482.2022.9938209\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 IEEE Global Conference on Computing, Power and Communication Technologies (GlobConPT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/GlobConPT57482.2022.9938209","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Evolution of Efficient On-Chip Interconnect Architecture for SOC: A Review
Constant improvements in transistor technology have made it possible for computer design to support ever-increasing numbers of processing cores on a single silicon die. With the number of cores on a chip and complexity increasing, there is a greater need for on-chip communication capacity. As per recent research outcomes the packet-switched network-on-chip (NoC) proved to be a most scalable cores and low-cost communication fabric systems with dozens or even hundreds of processors' core. So, In this paper the performance, features, pros and cons of all the traditional on-chip interconnect architecture like Buses, Crossbar, Network-on-chip are reviewed. This is then followed by the review of the most frequent benefits and downsides of NoC's current power-saving practices.