基于后门偏置控制的28nm UTBB FD-SOI技术4T、6T、8T、10T SRAM位单元电路优化

V. Asthana, Malathi Kar, J. Jimenez, J. Noel, S. Haendler, P. Galy
{"title":"基于后门偏置控制的28nm UTBB FD-SOI技术4T、6T、8T、10T SRAM位单元电路优化","authors":"V. Asthana, Malathi Kar, J. Jimenez, J. Noel, S. Haendler, P. Galy","doi":"10.1109/ESSCIRC.2013.6649161","DOIUrl":null,"url":null,"abstract":"SRAM bitcell optimizations have been demonstrated in 28nm High-k Metal Gate UTBB (Ultra-Thin Body and BOX) FD-SOI technology. The back-gate terminal biasing leads to forward or reverse bias of the transistors and has been used to improve the bitcell electrical metrics. The derived 6T bitcell variants show a gain of 67% (25%) in cell current at 0.6V (1V), 45% reduction in write time at 0.6V, along with a gain in either write margin or static noise margin. Two 4T load-less bitcell variants using back-gate bias have been fabricated and compared for performance, power and stability margins. The back-gate biasing concept has been extended to optimize 8T, 10T bitcells and their simulation results are also presented.","PeriodicalId":183620,"journal":{"name":"2013 Proceedings of the ESSCIRC (ESSCIRC)","volume":"66 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-10-31","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"13","resultStr":"{\"title\":\"Circuit optimization of 4T, 6T, 8T, 10T SRAM bitcells in 28nm UTBB FD-SOI technology using back-gate bias control\",\"authors\":\"V. Asthana, Malathi Kar, J. Jimenez, J. Noel, S. Haendler, P. Galy\",\"doi\":\"10.1109/ESSCIRC.2013.6649161\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"SRAM bitcell optimizations have been demonstrated in 28nm High-k Metal Gate UTBB (Ultra-Thin Body and BOX) FD-SOI technology. The back-gate terminal biasing leads to forward or reverse bias of the transistors and has been used to improve the bitcell electrical metrics. The derived 6T bitcell variants show a gain of 67% (25%) in cell current at 0.6V (1V), 45% reduction in write time at 0.6V, along with a gain in either write margin or static noise margin. Two 4T load-less bitcell variants using back-gate bias have been fabricated and compared for performance, power and stability margins. The back-gate biasing concept has been extended to optimize 8T, 10T bitcells and their simulation results are also presented.\",\"PeriodicalId\":183620,\"journal\":{\"name\":\"2013 Proceedings of the ESSCIRC (ESSCIRC)\",\"volume\":\"66 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-10-31\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"13\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 Proceedings of the ESSCIRC (ESSCIRC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ESSCIRC.2013.6649161\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 Proceedings of the ESSCIRC (ESSCIRC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESSCIRC.2013.6649161","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 13

摘要

SRAM位单元优化已在28nm高k金属栅极UTBB(超薄体和盒子)FD-SOI技术中得到验证。后门端偏置导致晶体管的正向或反向偏置,并被用于改善位单元电学指标。衍生的6T位单元变体显示在0.6V (1V)时单元电流增益67% (25%),0.6V时写入时间减少45%,同时写入裕度或静态噪声裕度都有增益。已经制造了两种使用后门偏置的4T无负载位单元变体,并对其性能、功率和稳定性裕度进行了比较。将后门偏置的概念扩展到优化8T、10T位元,并给出了它们的仿真结果。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Circuit optimization of 4T, 6T, 8T, 10T SRAM bitcells in 28nm UTBB FD-SOI technology using back-gate bias control
SRAM bitcell optimizations have been demonstrated in 28nm High-k Metal Gate UTBB (Ultra-Thin Body and BOX) FD-SOI technology. The back-gate terminal biasing leads to forward or reverse bias of the transistors and has been used to improve the bitcell electrical metrics. The derived 6T bitcell variants show a gain of 67% (25%) in cell current at 0.6V (1V), 45% reduction in write time at 0.6V, along with a gain in either write margin or static noise margin. Two 4T load-less bitcell variants using back-gate bias have been fabricated and compared for performance, power and stability margins. The back-gate biasing concept has been extended to optimize 8T, 10T bitcells and their simulation results are also presented.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信