卫星接收机高速模数转换器设计验证试验

Seokjin Kim, M. Peckerar
{"title":"卫星接收机高速模数转换器设计验证试验","authors":"Seokjin Kim, M. Peckerar","doi":"10.1109/ISCIT.2007.4391995","DOIUrl":null,"url":null,"abstract":"High-speed analog-to-digital converter using on-chip digital de-multiplexing and clock distribution is presented with detail sequences of operation for dynamic performance testing. Digital outputs are post processed and fed into a computer-aided ADC performance characterization tool. The problems of high sampling rate ADC testing are described. The test methodologies described reduce test costs and overcome many test hardware limitations. As our focus is on satellite receiver systems, we emphasize the measurement of inter-modulation distortion and effective resolution bandwidth. As a primary characterization component, Fourier analysis is used and we address the issue of sample window adjustment to eliminate spectral leakage and false spur generation. A 6-bit 800 MSa/s dual channel SiGe-based ADC from Hughes network systems is used as a target example.","PeriodicalId":331439,"journal":{"name":"2007 International Symposium on Communications and Information Technologies","volume":"136 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-12-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"High speed analog-to-digital converter design verification tests in satellite receivers\",\"authors\":\"Seokjin Kim, M. Peckerar\",\"doi\":\"10.1109/ISCIT.2007.4391995\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"High-speed analog-to-digital converter using on-chip digital de-multiplexing and clock distribution is presented with detail sequences of operation for dynamic performance testing. Digital outputs are post processed and fed into a computer-aided ADC performance characterization tool. The problems of high sampling rate ADC testing are described. The test methodologies described reduce test costs and overcome many test hardware limitations. As our focus is on satellite receiver systems, we emphasize the measurement of inter-modulation distortion and effective resolution bandwidth. As a primary characterization component, Fourier analysis is used and we address the issue of sample window adjustment to eliminate spectral leakage and false spur generation. A 6-bit 800 MSa/s dual channel SiGe-based ADC from Hughes network systems is used as a target example.\",\"PeriodicalId\":331439,\"journal\":{\"name\":\"2007 International Symposium on Communications and Information Technologies\",\"volume\":\"136 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2007-12-04\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2007 International Symposium on Communications and Information Technologies\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISCIT.2007.4391995\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 International Symposium on Communications and Information Technologies","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISCIT.2007.4391995","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

介绍了采用片上数字解复用和时钟分配的高速模数转换器,并给出了详细的操作顺序,用于动态性能测试。数字输出经过后处理并输入计算机辅助ADC性能表征工具。介绍了高采样率ADC测试存在的问题。所描述的测试方法降低了测试成本并克服了许多测试硬件限制。由于我们的重点是卫星接收系统,我们强调调制间失真和有效分辨率带宽的测量。作为主要的表征成分,我们使用傅里叶分析,并解决了样品窗口调整的问题,以消除频谱泄漏和假杂散的产生。Hughes网络系统的一个6位800 MSa/s双通道siga ADC作为目标示例。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
High speed analog-to-digital converter design verification tests in satellite receivers
High-speed analog-to-digital converter using on-chip digital de-multiplexing and clock distribution is presented with detail sequences of operation for dynamic performance testing. Digital outputs are post processed and fed into a computer-aided ADC performance characterization tool. The problems of high sampling rate ADC testing are described. The test methodologies described reduce test costs and overcome many test hardware limitations. As our focus is on satellite receiver systems, we emphasize the measurement of inter-modulation distortion and effective resolution bandwidth. As a primary characterization component, Fourier analysis is used and we address the issue of sample window adjustment to eliminate spectral leakage and false spur generation. A 6-bit 800 MSa/s dual channel SiGe-based ADC from Hughes network systems is used as a target example.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信