一种新颖的线性规划钟台方法

Y. Hashizume, Y. Takashima, Y. Nakamura
{"title":"一种新颖的线性规划钟台方法","authors":"Y. Hashizume, Y. Takashima, Y. Nakamura","doi":"10.1109/MWSCAS.2007.4488782","DOIUrl":null,"url":null,"abstract":"Since the process technology of LSI devices are developing, the process variation becomes a more critical issue. Especially, the clock skew, which is produced by fabrication variation, causes the serious defects for fabricated chip functions. To improve this problem, the several deskew methods using programmable delay elements (PDEs) have been proposed. However, they need much test cost and PDE cost for an industrial application. We propose a novel method with less PDEs and less test cost by linear programming (LP). The proposed method calculates the each PDE delay using the feasibility check of LP. Our experiment shows that the nondefective chip rate after applying deskew increase 91.6% with 4 PDEs while the nondefective chip rate before applying deskew are 21.2%. The experimental result confirms that our proposed method is effective for improving the yields and relaxing the design margin.","PeriodicalId":256061,"journal":{"name":"2007 50th Midwest Symposium on Circuits and Systems","volume":"100 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-08-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"A novel clock deskew method by linear programming\",\"authors\":\"Y. Hashizume, Y. Takashima, Y. Nakamura\",\"doi\":\"10.1109/MWSCAS.2007.4488782\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Since the process technology of LSI devices are developing, the process variation becomes a more critical issue. Especially, the clock skew, which is produced by fabrication variation, causes the serious defects for fabricated chip functions. To improve this problem, the several deskew methods using programmable delay elements (PDEs) have been proposed. However, they need much test cost and PDE cost for an industrial application. We propose a novel method with less PDEs and less test cost by linear programming (LP). The proposed method calculates the each PDE delay using the feasibility check of LP. Our experiment shows that the nondefective chip rate after applying deskew increase 91.6% with 4 PDEs while the nondefective chip rate before applying deskew are 21.2%. The experimental result confirms that our proposed method is effective for improving the yields and relaxing the design margin.\",\"PeriodicalId\":256061,\"journal\":{\"name\":\"2007 50th Midwest Symposium on Circuits and Systems\",\"volume\":\"100 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2007-08-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2007 50th Midwest Symposium on Circuits and Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/MWSCAS.2007.4488782\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 50th Midwest Symposium on Circuits and Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MWSCAS.2007.4488782","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

摘要

随着大规模集成电路工艺技术的不断发展,工艺变异问题日益突出。特别是由于加工工艺变化而产生的时钟偏差,严重影响了加工芯片的功能。为了改善这一问题,提出了几种使用可编程延迟元件(PDEs)的桌面方法。然而,对于工业应用来说,它们需要大量的测试成本和PDE成本。本文提出了一种利用线性规划方法减少偏微分方程和测试成本的新方法。该方法利用LP的可行性检验计算各PDE延迟。我们的实验表明,使用4个pde后,使用desk后的非残片率提高了91.6%,而使用desk前的非残片率为21.2%。实验结果表明,本文提出的方法对提高成品率和减小设计余量是有效的。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A novel clock deskew method by linear programming
Since the process technology of LSI devices are developing, the process variation becomes a more critical issue. Especially, the clock skew, which is produced by fabrication variation, causes the serious defects for fabricated chip functions. To improve this problem, the several deskew methods using programmable delay elements (PDEs) have been proposed. However, they need much test cost and PDE cost for an industrial application. We propose a novel method with less PDEs and less test cost by linear programming (LP). The proposed method calculates the each PDE delay using the feasibility check of LP. Our experiment shows that the nondefective chip rate after applying deskew increase 91.6% with 4 PDEs while the nondefective chip rate before applying deskew are 21.2%. The experimental result confirms that our proposed method is effective for improving the yields and relaxing the design margin.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信