一种用于ADC的高速低功耗共享动态比较器的设计

N. Rai, Anurag Yadav, Subodh Wairya
{"title":"一种用于ADC的高速低功耗共享动态比较器的设计","authors":"N. Rai, Anurag Yadav, Subodh Wairya","doi":"10.1109/icacfct53978.2021.9837362","DOIUrl":null,"url":null,"abstract":"An ultimate requirement of the less power, high speed and energy efficient analog to digital converters(ADCs) have given immense popularity to dual stage positive feedback based clocked comparators. A high speed, low power dynamic comparator is addressed in this paper. The proposed architecture is based on charge shared logic in the regenerative latch stage along with modification in the pre-amplifier stage. The power consumption has been tremendously reduced by preventing the input nodes of pre-amplifier stage from completely decreasing to ground. The delay of the circuit is also reduced compared to conventional circuits of dynamic comparator .For verification of the outcome’s, all the architectures are simulated in 45-nm technology on Cadence Virtuoso at power supply voltage of 0.8V. The new architecture of dynamic comparator consumes a total power of 1.29 μW and delay of 112.44ps at maximum operating frequency of 1GHz with 0.8V supply voltage, common mode input voltage (Vcm) of 0.7V and difference in input voltage of 5mV. The Monte Carlo analysis for various mismatch effect occurring in the circuit is also shown along with process corner analysis.","PeriodicalId":312952,"journal":{"name":"2021 First International Conference on Advances in Computing and Future Communication Technologies (ICACFCT)","volume":"3 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-12-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Design of a High Speed and Low Power Charge Shared Based Dynamic Comparator for ADC Application\",\"authors\":\"N. Rai, Anurag Yadav, Subodh Wairya\",\"doi\":\"10.1109/icacfct53978.2021.9837362\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"An ultimate requirement of the less power, high speed and energy efficient analog to digital converters(ADCs) have given immense popularity to dual stage positive feedback based clocked comparators. A high speed, low power dynamic comparator is addressed in this paper. The proposed architecture is based on charge shared logic in the regenerative latch stage along with modification in the pre-amplifier stage. The power consumption has been tremendously reduced by preventing the input nodes of pre-amplifier stage from completely decreasing to ground. The delay of the circuit is also reduced compared to conventional circuits of dynamic comparator .For verification of the outcome’s, all the architectures are simulated in 45-nm technology on Cadence Virtuoso at power supply voltage of 0.8V. The new architecture of dynamic comparator consumes a total power of 1.29 μW and delay of 112.44ps at maximum operating frequency of 1GHz with 0.8V supply voltage, common mode input voltage (Vcm) of 0.7V and difference in input voltage of 5mV. The Monte Carlo analysis for various mismatch effect occurring in the circuit is also shown along with process corner analysis.\",\"PeriodicalId\":312952,\"journal\":{\"name\":\"2021 First International Conference on Advances in Computing and Future Communication Technologies (ICACFCT)\",\"volume\":\"3 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-12-16\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 First International Conference on Advances in Computing and Future Communication Technologies (ICACFCT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/icacfct53978.2021.9837362\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 First International Conference on Advances in Computing and Future Communication Technologies (ICACFCT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/icacfct53978.2021.9837362","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

低功耗、高速度和节能的模数转换器(adc)的最终要求使得基于双级正反馈的时钟比较器非常受欢迎。本文研究了一种高速、低功耗的动态比较器。所提出的结构是基于再生锁存器阶段的电荷共享逻辑以及前置放大器阶段的修改。通过防止前置放大级输入节点完全接地,大大降低了功耗。与传统的动态比较器电路相比,电路的延迟也减少了。为了验证结果,所有架构都在Cadence Virtuoso上以45纳米技术在0.8V电源电压下进行了模拟。在最大工作频率为1GHz、电源电压为0.8V、共模输入电压(Vcm)为0.7V、输入电压差为5mV时,该动态比较器的总功耗为1.29 μW,延时为112.44ps。对电路中出现的各种失配效应进行了蒙特卡罗分析,并对过程角进行了分析。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Design of a High Speed and Low Power Charge Shared Based Dynamic Comparator for ADC Application
An ultimate requirement of the less power, high speed and energy efficient analog to digital converters(ADCs) have given immense popularity to dual stage positive feedback based clocked comparators. A high speed, low power dynamic comparator is addressed in this paper. The proposed architecture is based on charge shared logic in the regenerative latch stage along with modification in the pre-amplifier stage. The power consumption has been tremendously reduced by preventing the input nodes of pre-amplifier stage from completely decreasing to ground. The delay of the circuit is also reduced compared to conventional circuits of dynamic comparator .For verification of the outcome’s, all the architectures are simulated in 45-nm technology on Cadence Virtuoso at power supply voltage of 0.8V. The new architecture of dynamic comparator consumes a total power of 1.29 μW and delay of 112.44ps at maximum operating frequency of 1GHz with 0.8V supply voltage, common mode input voltage (Vcm) of 0.7V and difference in input voltage of 5mV. The Monte Carlo analysis for various mismatch effect occurring in the circuit is also shown along with process corner analysis.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信