{"title":"一种用于ADC的高速低功耗共享动态比较器的设计","authors":"N. Rai, Anurag Yadav, Subodh Wairya","doi":"10.1109/icacfct53978.2021.9837362","DOIUrl":null,"url":null,"abstract":"An ultimate requirement of the less power, high speed and energy efficient analog to digital converters(ADCs) have given immense popularity to dual stage positive feedback based clocked comparators. A high speed, low power dynamic comparator is addressed in this paper. The proposed architecture is based on charge shared logic in the regenerative latch stage along with modification in the pre-amplifier stage. The power consumption has been tremendously reduced by preventing the input nodes of pre-amplifier stage from completely decreasing to ground. The delay of the circuit is also reduced compared to conventional circuits of dynamic comparator .For verification of the outcome’s, all the architectures are simulated in 45-nm technology on Cadence Virtuoso at power supply voltage of 0.8V. The new architecture of dynamic comparator consumes a total power of 1.29 μW and delay of 112.44ps at maximum operating frequency of 1GHz with 0.8V supply voltage, common mode input voltage (Vcm) of 0.7V and difference in input voltage of 5mV. The Monte Carlo analysis for various mismatch effect occurring in the circuit is also shown along with process corner analysis.","PeriodicalId":312952,"journal":{"name":"2021 First International Conference on Advances in Computing and Future Communication Technologies (ICACFCT)","volume":"3 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-12-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Design of a High Speed and Low Power Charge Shared Based Dynamic Comparator for ADC Application\",\"authors\":\"N. Rai, Anurag Yadav, Subodh Wairya\",\"doi\":\"10.1109/icacfct53978.2021.9837362\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"An ultimate requirement of the less power, high speed and energy efficient analog to digital converters(ADCs) have given immense popularity to dual stage positive feedback based clocked comparators. A high speed, low power dynamic comparator is addressed in this paper. The proposed architecture is based on charge shared logic in the regenerative latch stage along with modification in the pre-amplifier stage. The power consumption has been tremendously reduced by preventing the input nodes of pre-amplifier stage from completely decreasing to ground. The delay of the circuit is also reduced compared to conventional circuits of dynamic comparator .For verification of the outcome’s, all the architectures are simulated in 45-nm technology on Cadence Virtuoso at power supply voltage of 0.8V. The new architecture of dynamic comparator consumes a total power of 1.29 μW and delay of 112.44ps at maximum operating frequency of 1GHz with 0.8V supply voltage, common mode input voltage (Vcm) of 0.7V and difference in input voltage of 5mV. The Monte Carlo analysis for various mismatch effect occurring in the circuit is also shown along with process corner analysis.\",\"PeriodicalId\":312952,\"journal\":{\"name\":\"2021 First International Conference on Advances in Computing and Future Communication Technologies (ICACFCT)\",\"volume\":\"3 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-12-16\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 First International Conference on Advances in Computing and Future Communication Technologies (ICACFCT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/icacfct53978.2021.9837362\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 First International Conference on Advances in Computing and Future Communication Technologies (ICACFCT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/icacfct53978.2021.9837362","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design of a High Speed and Low Power Charge Shared Based Dynamic Comparator for ADC Application
An ultimate requirement of the less power, high speed and energy efficient analog to digital converters(ADCs) have given immense popularity to dual stage positive feedback based clocked comparators. A high speed, low power dynamic comparator is addressed in this paper. The proposed architecture is based on charge shared logic in the regenerative latch stage along with modification in the pre-amplifier stage. The power consumption has been tremendously reduced by preventing the input nodes of pre-amplifier stage from completely decreasing to ground. The delay of the circuit is also reduced compared to conventional circuits of dynamic comparator .For verification of the outcome’s, all the architectures are simulated in 45-nm technology on Cadence Virtuoso at power supply voltage of 0.8V. The new architecture of dynamic comparator consumes a total power of 1.29 μW and delay of 112.44ps at maximum operating frequency of 1GHz with 0.8V supply voltage, common mode input voltage (Vcm) of 0.7V and difference in input voltage of 5mV. The Monte Carlo analysis for various mismatch effect occurring in the circuit is also shown along with process corner analysis.