G. Rodríguez-Verján, S. Dauzére-Pérés, Sylvain Housseman, J. Pinaton
{"title":"半导体制造中基于动态控制策略的缺陷检测跳过算法","authors":"G. Rodríguez-Verján, S. Dauzére-Pérés, Sylvain Housseman, J. Pinaton","doi":"10.1109/WSC.2013.6721729","DOIUrl":null,"url":null,"abstract":"In this paper, we propose new ways for efficiently managing defect inspection queues in semiconductor manufacturing when a dynamic sampling strategy is used. The objective is to identify lots that can skip the inspection operation, i.e. lots that have limited impact on the risk level of process tools. The risk considered in this paper, called Wafer at Risk (W@R), is the number of wafers processed on a process tool between two defect inspection operations. An indicator (GSI, Global Sampling Indicator) is used to evaluate the overall W@R and another associated indicator (LSI, Lot Scheduling Indicator) is used to identify the impact on the overall risk if a lot is not measured. Based on these indicators, five new algorithms are proposed and tested with industrial instances. Results show the relevance of our approach and that evaluating sets of lots for skipping performs better than evaluating lots individually.","PeriodicalId":223717,"journal":{"name":"2013 Winter Simulations Conference (WSC)","volume":"256 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-12-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"12","resultStr":"{\"title\":\"Skipping algorithms for defect inspection using a dynamic control strategy in semiconductor manufacturing\",\"authors\":\"G. Rodríguez-Verján, S. Dauzére-Pérés, Sylvain Housseman, J. Pinaton\",\"doi\":\"10.1109/WSC.2013.6721729\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, we propose new ways for efficiently managing defect inspection queues in semiconductor manufacturing when a dynamic sampling strategy is used. The objective is to identify lots that can skip the inspection operation, i.e. lots that have limited impact on the risk level of process tools. The risk considered in this paper, called Wafer at Risk (W@R), is the number of wafers processed on a process tool between two defect inspection operations. An indicator (GSI, Global Sampling Indicator) is used to evaluate the overall W@R and another associated indicator (LSI, Lot Scheduling Indicator) is used to identify the impact on the overall risk if a lot is not measured. Based on these indicators, five new algorithms are proposed and tested with industrial instances. Results show the relevance of our approach and that evaluating sets of lots for skipping performs better than evaluating lots individually.\",\"PeriodicalId\":223717,\"journal\":{\"name\":\"2013 Winter Simulations Conference (WSC)\",\"volume\":\"256 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-12-08\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"12\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 Winter Simulations Conference (WSC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/WSC.2013.6721729\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 Winter Simulations Conference (WSC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/WSC.2013.6721729","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Skipping algorithms for defect inspection using a dynamic control strategy in semiconductor manufacturing
In this paper, we propose new ways for efficiently managing defect inspection queues in semiconductor manufacturing when a dynamic sampling strategy is used. The objective is to identify lots that can skip the inspection operation, i.e. lots that have limited impact on the risk level of process tools. The risk considered in this paper, called Wafer at Risk (W@R), is the number of wafers processed on a process tool between two defect inspection operations. An indicator (GSI, Global Sampling Indicator) is used to evaluate the overall W@R and another associated indicator (LSI, Lot Scheduling Indicator) is used to identify the impact on the overall risk if a lot is not measured. Based on these indicators, five new algorithms are proposed and tested with industrial instances. Results show the relevance of our approach and that evaluating sets of lots for skipping performs better than evaluating lots individually.