用于MIMOS的厚氧化物寄生晶体管的设计与表征0.8-/spl mu/m CMOS技术开发

Roy Kooh Jinn Chye, M. Ahmad, T. H. Ting, B.S. Suparjo, R. Wagiran
{"title":"用于MIMOS的厚氧化物寄生晶体管的设计与表征0.8-/spl mu/m CMOS技术开发","authors":"Roy Kooh Jinn Chye, M. Ahmad, T. H. Ting, B.S. Suparjo, R. Wagiran","doi":"10.1109/SMELEC.1998.781165","DOIUrl":null,"url":null,"abstract":"The concept, design and characterisation of thick oxide parasitic transistors is investigated in this paper. The outcome includes the design from concept of two classes of thick oxide parasitic transistors, which consist of four different test structures. Both classes were used to evaluate the possibility of parasitic FET occurrence. They are class 1 (poly/field oxide and metal 1/field oxide) and class 2 (metal 1/BPSG and metal 2/BPSG/USG). Class 1 designs involved the conventional isolation technology used in the development of MIMOS 0.8 /spl mu/m CMOS technology while class 2 were designed to imitate the condition of metal routing in circuit design. The results of some n- and p-channel thick oxide parasitic transistors are presented in this paper. All field threshold voltages obtained for the test structures are above 12 V. CADENCE Virtuoso Layout editor is used to generate the test structure layouts. The results of this study complement other test structures for MIMOS 0.8 /spl mu/m CMOS technology development.","PeriodicalId":356206,"journal":{"name":"ICSE'98. 1998 IEEE International Conference on Semiconductor Electronics. Proceedings (Cat. No.98EX187)","volume":"38 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1998-11-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design and characterisation of thick oxide parasitic transistor for MIMOS 0.8-/spl mu/m CMOS technology development\",\"authors\":\"Roy Kooh Jinn Chye, M. Ahmad, T. H. Ting, B.S. Suparjo, R. Wagiran\",\"doi\":\"10.1109/SMELEC.1998.781165\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The concept, design and characterisation of thick oxide parasitic transistors is investigated in this paper. The outcome includes the design from concept of two classes of thick oxide parasitic transistors, which consist of four different test structures. Both classes were used to evaluate the possibility of parasitic FET occurrence. They are class 1 (poly/field oxide and metal 1/field oxide) and class 2 (metal 1/BPSG and metal 2/BPSG/USG). Class 1 designs involved the conventional isolation technology used in the development of MIMOS 0.8 /spl mu/m CMOS technology while class 2 were designed to imitate the condition of metal routing in circuit design. The results of some n- and p-channel thick oxide parasitic transistors are presented in this paper. All field threshold voltages obtained for the test structures are above 12 V. CADENCE Virtuoso Layout editor is used to generate the test structure layouts. The results of this study complement other test structures for MIMOS 0.8 /spl mu/m CMOS technology development.\",\"PeriodicalId\":356206,\"journal\":{\"name\":\"ICSE'98. 1998 IEEE International Conference on Semiconductor Electronics. Proceedings (Cat. No.98EX187)\",\"volume\":\"38 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1998-11-24\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"ICSE'98. 1998 IEEE International Conference on Semiconductor Electronics. Proceedings (Cat. No.98EX187)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SMELEC.1998.781165\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"ICSE'98. 1998 IEEE International Conference on Semiconductor Electronics. Proceedings (Cat. No.98EX187)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SMELEC.1998.781165","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文研究了厚氧化物寄生晶体管的概念、设计和特性。结果包括从概念上设计了两类厚氧化物寄生晶体管,它们由四种不同的测试结构组成。这两类都被用来评估寄生场效应管发生的可能性。它们是1级(聚/场氧化物和金属1/场氧化物)和2级(金属1/BPSG和金属2/BPSG/USG)。第一类设计涉及开发MIMOS 0.8 /spl mu/m CMOS技术时使用的传统隔离技术,而第二类设计用于模拟电路设计中金属布线的情况。本文介绍了几种n沟道和p沟道厚氧化物寄生晶体管的实验结果。测试结构获得的所有场阈值电压均大于12v。CADENCE Virtuoso Layout编辑器用于生成测试结构布局。本研究的结果为0.8 /spl mu/m的MIMOS CMOS技术开发补充了其他测试结构。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Design and characterisation of thick oxide parasitic transistor for MIMOS 0.8-/spl mu/m CMOS technology development
The concept, design and characterisation of thick oxide parasitic transistors is investigated in this paper. The outcome includes the design from concept of two classes of thick oxide parasitic transistors, which consist of four different test structures. Both classes were used to evaluate the possibility of parasitic FET occurrence. They are class 1 (poly/field oxide and metal 1/field oxide) and class 2 (metal 1/BPSG and metal 2/BPSG/USG). Class 1 designs involved the conventional isolation technology used in the development of MIMOS 0.8 /spl mu/m CMOS technology while class 2 were designed to imitate the condition of metal routing in circuit design. The results of some n- and p-channel thick oxide parasitic transistors are presented in this paper. All field threshold voltages obtained for the test structures are above 12 V. CADENCE Virtuoso Layout editor is used to generate the test structure layouts. The results of this study complement other test structures for MIMOS 0.8 /spl mu/m CMOS technology development.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信