采用混合模式测试总线架构进行基于射频的故障注入分析和EMC故障调试

Eduardo Ribeiro da Silva, F. Costa, F. Behrens, Remerson Stein Kickhofel, R. Maltione
{"title":"采用混合模式测试总线架构进行基于射频的故障注入分析和EMC故障调试","authors":"Eduardo Ribeiro da Silva, F. Costa, F. Behrens, Remerson Stein Kickhofel, R. Maltione","doi":"10.1109/LATW.2009.4813820","DOIUrl":null,"url":null,"abstract":"The impressive development of RF communications observed last years with the intensive use of RF modules in several Mixed Signal Integrated Circuit as well as industrial and automotive qualification process, requiring engaged products compliant with aggressive EMC standards, introduces a challenge on the IC fault analysis. This work discuss a cost effective solution, small die size area using a Mixed Signal Test Bus Interface (Analog Test Bus more Digital Wrapper) aimed at small and medium complexity ICs. The proposed approach provides a powerful real time debug channel for RFI fault analysis and internal failure mechanism identification. This architecture was implemented in a silicon test vehicle, 0.25u BiCMOS technology, where measurements and results are presented and discussed.","PeriodicalId":343240,"journal":{"name":"2009 10th Latin American Test Workshop","volume":"52 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-03-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Using mixed-mode test bus architecture to RF-based fault injection analysis and EMC fault debug\",\"authors\":\"Eduardo Ribeiro da Silva, F. Costa, F. Behrens, Remerson Stein Kickhofel, R. Maltione\",\"doi\":\"10.1109/LATW.2009.4813820\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The impressive development of RF communications observed last years with the intensive use of RF modules in several Mixed Signal Integrated Circuit as well as industrial and automotive qualification process, requiring engaged products compliant with aggressive EMC standards, introduces a challenge on the IC fault analysis. This work discuss a cost effective solution, small die size area using a Mixed Signal Test Bus Interface (Analog Test Bus more Digital Wrapper) aimed at small and medium complexity ICs. The proposed approach provides a powerful real time debug channel for RFI fault analysis and internal failure mechanism identification. This architecture was implemented in a silicon test vehicle, 0.25u BiCMOS technology, where measurements and results are presented and discussed.\",\"PeriodicalId\":343240,\"journal\":{\"name\":\"2009 10th Latin American Test Workshop\",\"volume\":\"52 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2009-03-02\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2009 10th Latin American Test Workshop\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/LATW.2009.4813820\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 10th Latin American Test Workshop","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/LATW.2009.4813820","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

随着射频模块在几个混合信号集成电路以及工业和汽车认证过程中的大量使用,射频通信的发展令人印象深刻,这要求参与产品符合积极的EMC标准,这给IC故障分析带来了挑战。本工作讨论了一种具有成本效益的解决方案,使用混合信号测试总线接口(模拟测试总线更多数字封装)的小芯片面积,针对中小型复杂ic。该方法为RFI故障分析和内部故障机理识别提供了强大的实时调试通道。该架构在0.25u BiCMOS技术的硅测试车上实现,并给出了测量结果和讨论。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Using mixed-mode test bus architecture to RF-based fault injection analysis and EMC fault debug
The impressive development of RF communications observed last years with the intensive use of RF modules in several Mixed Signal Integrated Circuit as well as industrial and automotive qualification process, requiring engaged products compliant with aggressive EMC standards, introduces a challenge on the IC fault analysis. This work discuss a cost effective solution, small die size area using a Mixed Signal Test Bus Interface (Analog Test Bus more Digital Wrapper) aimed at small and medium complexity ICs. The proposed approach provides a powerful real time debug channel for RFI fault analysis and internal failure mechanism identification. This architecture was implemented in a silicon test vehicle, 0.25u BiCMOS technology, where measurements and results are presented and discussed.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信