门长对UTBOX FBRAM设备的影响

T. Nicoletti, S. Santos, J. Martino, M. Aoulaiche, A. Veloso, M. Jurczak, E. Simoen, C. Claeys
{"title":"门长对UTBOX FBRAM设备的影响","authors":"T. Nicoletti, S. Santos, J. Martino, M. Aoulaiche, A. Veloso, M. Jurczak, E. Simoen, C. Claeys","doi":"10.1109/SOI.2012.6404378","DOIUrl":null,"url":null,"abstract":"FBRAM on UTBOX SOI wafers, using the BJT with a positive back bias programming scheme, is studied versus the gate length. The optimized FBRAM parameters such as the sense margin and the retention time are shown as a function of the gate length. For longer L the back bias can be used to optimize the FBRAM performance, whereas for shorter L, hole generation amplification during the read operation by the bipolar junction transistor gain, inherent to SOI nMOSFET devices and used for the read is a limiting issue. Therefore, there is critical gate length to FBRAM scaling. To avoid FBRAM performance degradation, L should be longer than the critical length. Moreover, this work suggests that vertical devices, which allow longer L are more scalable.","PeriodicalId":306839,"journal":{"name":"2012 IEEE International SOI Conference (SOI)","volume":"13 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Gate length impact on UTBOX FBRAM devices\",\"authors\":\"T. Nicoletti, S. Santos, J. Martino, M. Aoulaiche, A. Veloso, M. Jurczak, E. Simoen, C. Claeys\",\"doi\":\"10.1109/SOI.2012.6404378\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"FBRAM on UTBOX SOI wafers, using the BJT with a positive back bias programming scheme, is studied versus the gate length. The optimized FBRAM parameters such as the sense margin and the retention time are shown as a function of the gate length. For longer L the back bias can be used to optimize the FBRAM performance, whereas for shorter L, hole generation amplification during the read operation by the bipolar junction transistor gain, inherent to SOI nMOSFET devices and used for the read is a limiting issue. Therefore, there is critical gate length to FBRAM scaling. To avoid FBRAM performance degradation, L should be longer than the critical length. Moreover, this work suggests that vertical devices, which allow longer L are more scalable.\",\"PeriodicalId\":306839,\"journal\":{\"name\":\"2012 IEEE International SOI Conference (SOI)\",\"volume\":\"13 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1900-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 IEEE International SOI Conference (SOI)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SOI.2012.6404378\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 IEEE International SOI Conference (SOI)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SOI.2012.6404378","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

在UTBOX SOI晶圆上,采用正反偏置编程方案,研究了FBRAM与栅极长度的关系。优化后的FBRAM参数如感测余量和保持时间是栅极长度的函数。对于较长的L,反向偏置可用于优化FBRAM性能,而对于较短的L,在读取操作期间由双极结晶体管增益产生的空穴放大是SOI nMOSFET器件固有的,用于读取是一个限制问题。因此,FBRAM缩放存在临界栅极长度。为了避免FBRAM性能下降,L应该大于临界长度。此外,这项工作表明,允许更长的L的垂直设备更具可扩展性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Gate length impact on UTBOX FBRAM devices
FBRAM on UTBOX SOI wafers, using the BJT with a positive back bias programming scheme, is studied versus the gate length. The optimized FBRAM parameters such as the sense margin and the retention time are shown as a function of the gate length. For longer L the back bias can be used to optimize the FBRAM performance, whereas for shorter L, hole generation amplification during the read operation by the bipolar junction transistor gain, inherent to SOI nMOSFET devices and used for the read is a limiting issue. Therefore, there is critical gate length to FBRAM scaling. To avoid FBRAM performance degradation, L should be longer than the critical length. Moreover, this work suggests that vertical devices, which allow longer L are more scalable.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信