G. Sisto, Rongmei Chen, R. Chou, G. V. D. Plas, E. Beyne, Rod Metcalfe, D. Milojevic
{"title":"先进节点晶圆间键合3d - ic的设计和签署方法(特邀)","authors":"G. Sisto, Rongmei Chen, R. Chou, G. V. D. Plas, E. Beyne, Rod Metcalfe, D. Milojevic","doi":"10.1109/SLIP52707.2021.00011","DOIUrl":null,"url":null,"abstract":"In this paper, we describe different design methodologies to bridge the gap between 3D and 2D Integrated Circuits in the Electronic Design Automation framework. An extended version of a Die-by-Die place and route flow for 3D systems is presented, focusing on the power management and timing optimization aspects. The corresponding sign-off methodologies to perform 3D power and timing optimization are developed using commercial tools. For both 3D-aware Multi-Die rail analysis and Static Timing Analysis, sample results on a test design example are included as means to validate the flows.","PeriodicalId":358944,"journal":{"name":"2021 ACM/IEEE International Workshop on System Level Interconnect Prediction (SLIP)","volume":"26 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Design And Sign-off Methodologies For Wafer-To-Wafer Bonded 3D-ICs At Advanced Nodes (invited)\",\"authors\":\"G. Sisto, Rongmei Chen, R. Chou, G. V. D. Plas, E. Beyne, Rod Metcalfe, D. Milojevic\",\"doi\":\"10.1109/SLIP52707.2021.00011\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, we describe different design methodologies to bridge the gap between 3D and 2D Integrated Circuits in the Electronic Design Automation framework. An extended version of a Die-by-Die place and route flow for 3D systems is presented, focusing on the power management and timing optimization aspects. The corresponding sign-off methodologies to perform 3D power and timing optimization are developed using commercial tools. For both 3D-aware Multi-Die rail analysis and Static Timing Analysis, sample results on a test design example are included as means to validate the flows.\",\"PeriodicalId\":358944,\"journal\":{\"name\":\"2021 ACM/IEEE International Workshop on System Level Interconnect Prediction (SLIP)\",\"volume\":\"26 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 ACM/IEEE International Workshop on System Level Interconnect Prediction (SLIP)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SLIP52707.2021.00011\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 ACM/IEEE International Workshop on System Level Interconnect Prediction (SLIP)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SLIP52707.2021.00011","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design And Sign-off Methodologies For Wafer-To-Wafer Bonded 3D-ICs At Advanced Nodes (invited)
In this paper, we describe different design methodologies to bridge the gap between 3D and 2D Integrated Circuits in the Electronic Design Automation framework. An extended version of a Die-by-Die place and route flow for 3D systems is presented, focusing on the power management and timing optimization aspects. The corresponding sign-off methodologies to perform 3D power and timing optimization are developed using commercial tools. For both 3D-aware Multi-Die rail analysis and Static Timing Analysis, sample results on a test design example are included as means to validate the flows.