D. Fulkerson, R. Borgeson, R. Hochhalter, S. Baier, J. Nohava
{"title":"互补异质结构FET标准电池","authors":"D. Fulkerson, R. Borgeson, R. Hochhalter, S. Baier, J. Nohava","doi":"10.1109/GAAS.1996.567900","DOIUrl":null,"url":null,"abstract":"Complementary heterostructure FET (CHFET) standard cells were developed in order to have a low-risk design approach to digital integrated circuits requiring low power and high clock speed (300 MHz to 1 GHz). The circuits take advantage of the very high n-channel transistor gain by using n-channel-rich circuit structures. The complementary cells are simultaneously faster and six times lower in AC power than Si CMOS with the same gate length. Additional CHFET cells with a DC power of 0.6 mW provide even faster speed for circuit critical paths.","PeriodicalId":365997,"journal":{"name":"GaAs IC Symposium IEEE Gallium Arsenide Integrated Circuit Symposium. 18th Annual Technical Digest 1996","volume":"35 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1996-11-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Complementary heterostructure FET standard cells\",\"authors\":\"D. Fulkerson, R. Borgeson, R. Hochhalter, S. Baier, J. Nohava\",\"doi\":\"10.1109/GAAS.1996.567900\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Complementary heterostructure FET (CHFET) standard cells were developed in order to have a low-risk design approach to digital integrated circuits requiring low power and high clock speed (300 MHz to 1 GHz). The circuits take advantage of the very high n-channel transistor gain by using n-channel-rich circuit structures. The complementary cells are simultaneously faster and six times lower in AC power than Si CMOS with the same gate length. Additional CHFET cells with a DC power of 0.6 mW provide even faster speed for circuit critical paths.\",\"PeriodicalId\":365997,\"journal\":{\"name\":\"GaAs IC Symposium IEEE Gallium Arsenide Integrated Circuit Symposium. 18th Annual Technical Digest 1996\",\"volume\":\"35 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1996-11-03\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"GaAs IC Symposium IEEE Gallium Arsenide Integrated Circuit Symposium. 18th Annual Technical Digest 1996\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/GAAS.1996.567900\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"GaAs IC Symposium IEEE Gallium Arsenide Integrated Circuit Symposium. 18th Annual Technical Digest 1996","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/GAAS.1996.567900","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Complementary heterostructure FET (CHFET) standard cells were developed in order to have a low-risk design approach to digital integrated circuits requiring low power and high clock speed (300 MHz to 1 GHz). The circuits take advantage of the very high n-channel transistor gain by using n-channel-rich circuit structures. The complementary cells are simultaneously faster and six times lower in AC power than Si CMOS with the same gate length. Additional CHFET cells with a DC power of 0.6 mW provide even faster speed for circuit critical paths.