VLSI两层通道路由设计中的过孔最小化算法

Subrata Das, Nikumani Choudhury, Leena Barua, Ajoy Kr Khan
{"title":"VLSI两层通道路由设计中的过孔最小化算法","authors":"Subrata Das, Nikumani Choudhury, Leena Barua, Ajoy Kr Khan","doi":"10.1109/EDCAV.2015.7060552","DOIUrl":null,"url":null,"abstract":"Via minimization plays an increasingly important role in the routing phase in the design process of VLSI circuits and systems. A via is an electrical connection that establishes the connectivity between two layers. Vias are established at points where a net changes layer. But if the number of vias is more, then it not only reduces the reliability of the product but also causes delay and affects the circuit performance. Therefore, via minimization plays an increasingly vital role in the efficient yield of the circuit. In this paper, we devise an algorithm for reducing the number of vias by using the concepts of maximum independent set, net intersection graph and segment intersection graph. Also in this approach the number of horizontal tracks is minimized, thus minimizing the routing area.","PeriodicalId":277103,"journal":{"name":"2015 International Conference on Electronic Design, Computer Networks & Automated Verification (EDCAV)","volume":"10 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"An algorithm for Via minimization in two layer channel routing of VLSI design\",\"authors\":\"Subrata Das, Nikumani Choudhury, Leena Barua, Ajoy Kr Khan\",\"doi\":\"10.1109/EDCAV.2015.7060552\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Via minimization plays an increasingly important role in the routing phase in the design process of VLSI circuits and systems. A via is an electrical connection that establishes the connectivity between two layers. Vias are established at points where a net changes layer. But if the number of vias is more, then it not only reduces the reliability of the product but also causes delay and affects the circuit performance. Therefore, via minimization plays an increasingly vital role in the efficient yield of the circuit. In this paper, we devise an algorithm for reducing the number of vias by using the concepts of maximum independent set, net intersection graph and segment intersection graph. Also in this approach the number of horizontal tracks is minimized, thus minimizing the routing area.\",\"PeriodicalId\":277103,\"journal\":{\"name\":\"2015 International Conference on Electronic Design, Computer Networks & Automated Verification (EDCAV)\",\"volume\":\"10 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1900-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 International Conference on Electronic Design, Computer Networks & Automated Verification (EDCAV)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EDCAV.2015.7060552\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 International Conference on Electronic Design, Computer Networks & Automated Verification (EDCAV)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EDCAV.2015.7060552","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

在超大规模集成电路和系统的设计过程中,通径最小化在布线阶段起着越来越重要的作用。通孔是在两层之间建立连接的电连接。在网变层处建立过孔。但如果过孔数量过多,则不仅会降低产品的可靠性,还会造成延迟,影响电路性能。因此,通过最小化在电路的有效产率中起着越来越重要的作用。本文利用最大独立集、网交图和段交图的概念,设计了一种减少过孔数的算法。此外,在这种方法中,水平轨道的数量被最小化,从而最小化路由区域。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
An algorithm for Via minimization in two layer channel routing of VLSI design
Via minimization plays an increasingly important role in the routing phase in the design process of VLSI circuits and systems. A via is an electrical connection that establishes the connectivity between two layers. Vias are established at points where a net changes layer. But if the number of vias is more, then it not only reduces the reliability of the product but also causes delay and affects the circuit performance. Therefore, via minimization plays an increasingly vital role in the efficient yield of the circuit. In this paper, we devise an algorithm for reducing the number of vias by using the concepts of maximum independent set, net intersection graph and segment intersection graph. Also in this approach the number of horizontal tracks is minimized, thus minimizing the routing area.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信