双栅无结晶体管(DG-JLT) 6T SRAM的稳定性和可靠性

Neha Garg, Yogesh Pratap, S. Kabra
{"title":"双栅无结晶体管(DG-JLT) 6T SRAM的稳定性和可靠性","authors":"Neha Garg, Yogesh Pratap, S. Kabra","doi":"10.1109/ICIERA53202.2021.9726766","DOIUrl":null,"url":null,"abstract":"This work presents the impact of interface trap charges present at $\\mathbf{Si}/\\mathbf{SiO}_{2}$ interface on $\\mathbf{I}_{\\mathbf{ON}}/\\mathbf{I}_{\\mathbf{OFF}}$ ratio of double gate junctionless transistor (DG-JLT). DG-JLT is used to implement $6T$ SRAM and its various stability performance metrics are studied including Hold static noise margin (HSNM), Read static noise margin (RSNM), Static voltage noise margin (SVNM) and Static current noise margin (SINM). Reliability of SRAM is also studied by analyzing stability parameters in the presence of interface trap charges. As trap charges originate due to different type of damages like hot carrier degradation, stress etc., therefore two density profile of interface trap charges, uniform and step function profile are considered. Shift in $\\mathbf{I}_{\\mathbf{ON}}/\\mathbf{I}_{\\mathbf{OFF}}$ ratio of the device and various stability parameters is observed in the presence of interface trap charges. The amount of shift noted is more in uniform profile compared to step function profile as traps are present only in half portion of the device in case of step function profile. In this work SILVACO 3-D ATLAS device simulator has been used for simulation.","PeriodicalId":220461,"journal":{"name":"2021 International Conference on Industrial Electronics Research and Applications (ICIERA)","volume":"15 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-12-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Stability and Reliability Performance of Double Gate Junctionless Transistor (DG-JLT) 6T SRAM\",\"authors\":\"Neha Garg, Yogesh Pratap, S. Kabra\",\"doi\":\"10.1109/ICIERA53202.2021.9726766\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This work presents the impact of interface trap charges present at $\\\\mathbf{Si}/\\\\mathbf{SiO}_{2}$ interface on $\\\\mathbf{I}_{\\\\mathbf{ON}}/\\\\mathbf{I}_{\\\\mathbf{OFF}}$ ratio of double gate junctionless transistor (DG-JLT). DG-JLT is used to implement $6T$ SRAM and its various stability performance metrics are studied including Hold static noise margin (HSNM), Read static noise margin (RSNM), Static voltage noise margin (SVNM) and Static current noise margin (SINM). Reliability of SRAM is also studied by analyzing stability parameters in the presence of interface trap charges. As trap charges originate due to different type of damages like hot carrier degradation, stress etc., therefore two density profile of interface trap charges, uniform and step function profile are considered. Shift in $\\\\mathbf{I}_{\\\\mathbf{ON}}/\\\\mathbf{I}_{\\\\mathbf{OFF}}$ ratio of the device and various stability parameters is observed in the presence of interface trap charges. The amount of shift noted is more in uniform profile compared to step function profile as traps are present only in half portion of the device in case of step function profile. In this work SILVACO 3-D ATLAS device simulator has been used for simulation.\",\"PeriodicalId\":220461,\"journal\":{\"name\":\"2021 International Conference on Industrial Electronics Research and Applications (ICIERA)\",\"volume\":\"15 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-12-22\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 International Conference on Industrial Electronics Research and Applications (ICIERA)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICIERA53202.2021.9726766\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 International Conference on Industrial Electronics Research and Applications (ICIERA)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICIERA53202.2021.9726766","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

本文研究了存在于$\mathbf{Si}/\mathbf{SiO}_{2}$接口的界面陷阱电荷对双栅无结晶体管(DG-JLT) $\mathbf{I} {\mathbf{on}}/\mathbf{I}} {\mathbf{OFF}}$比率的影响。DG-JLT用于实现$6T$ SRAM,并研究了其各种稳定性性能指标,包括保持静态噪声裕度(HSNM),读取静态噪声裕度(RSNM),静态电压噪声裕度(SVNM)和静态电流噪声裕度(SINM)。通过分析界面陷阱电荷存在时的稳定性参数,研究了SRAM的可靠性。由于陷阱电荷是由于热载流子降解、应力等不同类型的损伤而产生的,因此考虑了界面陷阱电荷的两种密度分布,均匀分布和阶跃分布。在存在界面陷阱电荷的情况下,观察到器件的$\mathbf{I}_{\mathbf{ON}}/\mathbf{I}_{\mathbf{OFF}}$比值和各种稳定性参数的移位。与阶跃函数型相比,在均匀型中所注意到的移位量更多,因为在阶跃函数型中陷阱只存在于设备的一半。本文采用SILVACO三维ATLAS器件模拟器进行仿真。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Stability and Reliability Performance of Double Gate Junctionless Transistor (DG-JLT) 6T SRAM
This work presents the impact of interface trap charges present at $\mathbf{Si}/\mathbf{SiO}_{2}$ interface on $\mathbf{I}_{\mathbf{ON}}/\mathbf{I}_{\mathbf{OFF}}$ ratio of double gate junctionless transistor (DG-JLT). DG-JLT is used to implement $6T$ SRAM and its various stability performance metrics are studied including Hold static noise margin (HSNM), Read static noise margin (RSNM), Static voltage noise margin (SVNM) and Static current noise margin (SINM). Reliability of SRAM is also studied by analyzing stability parameters in the presence of interface trap charges. As trap charges originate due to different type of damages like hot carrier degradation, stress etc., therefore two density profile of interface trap charges, uniform and step function profile are considered. Shift in $\mathbf{I}_{\mathbf{ON}}/\mathbf{I}_{\mathbf{OFF}}$ ratio of the device and various stability parameters is observed in the presence of interface trap charges. The amount of shift noted is more in uniform profile compared to step function profile as traps are present only in half portion of the device in case of step function profile. In this work SILVACO 3-D ATLAS device simulator has been used for simulation.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信