基于FPGA的捆绑式数据异步管道DES加密算法设计

Diego A. Silva, D. L. Oliveira, G. Batista
{"title":"基于FPGA的捆绑式数据异步管道DES加密算法设计","authors":"Diego A. Silva, D. L. Oliveira, G. Batista","doi":"10.17563/rbav.v39i3.1179","DOIUrl":null,"url":null,"abstract":"Currently, digital systems that are able to meet major security restrictions are increasingly being demanded, both in the military and in commercial areas. Data security can be achieved by cryptographic algorithms. An important encryption algorithm known as data encryption standard (DES) was implemented in field programmable gate array (FPGA) in different synchronous architectures. In this paper, we have proposed the implementation of the DES algorithm in FPGA, in the asynchronous pipeline style. Compared to the implementation in FPGA using two different project styles, the proposed asynchronous obtained the average increase of 14.9% in throughput and the average reduction of 66.3% in latency.","PeriodicalId":237166,"journal":{"name":"Revista Brasileira de Aplicações de Vácuo","volume":"29 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-12-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design of DES encryption algorithm as bundleddata asynchronous pipeline using FPGA\",\"authors\":\"Diego A. Silva, D. L. Oliveira, G. Batista\",\"doi\":\"10.17563/rbav.v39i3.1179\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Currently, digital systems that are able to meet major security restrictions are increasingly being demanded, both in the military and in commercial areas. Data security can be achieved by cryptographic algorithms. An important encryption algorithm known as data encryption standard (DES) was implemented in field programmable gate array (FPGA) in different synchronous architectures. In this paper, we have proposed the implementation of the DES algorithm in FPGA, in the asynchronous pipeline style. Compared to the implementation in FPGA using two different project styles, the proposed asynchronous obtained the average increase of 14.9% in throughput and the average reduction of 66.3% in latency.\",\"PeriodicalId\":237166,\"journal\":{\"name\":\"Revista Brasileira de Aplicações de Vácuo\",\"volume\":\"29 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-12-28\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Revista Brasileira de Aplicações de Vácuo\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.17563/rbav.v39i3.1179\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Revista Brasileira de Aplicações de Vácuo","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.17563/rbav.v39i3.1179","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

目前,在军事和商业领域,对能够满足主要安全限制的数字系统的需求日益增加。数据安全可以通过加密算法来实现。数据加密标准(DES)是一种重要的加密算法,在不同同步体系结构的现场可编程门阵列(FPGA)中实现。在本文中,我们提出了在FPGA中以异步流水线方式实现DES算法。与使用两种不同项目风格的FPGA实现相比,所提出的异步实现的吞吐量平均提高14.9%,延迟平均降低66.3%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Design of DES encryption algorithm as bundleddata asynchronous pipeline using FPGA
Currently, digital systems that are able to meet major security restrictions are increasingly being demanded, both in the military and in commercial areas. Data security can be achieved by cryptographic algorithms. An important encryption algorithm known as data encryption standard (DES) was implemented in field programmable gate array (FPGA) in different synchronous architectures. In this paper, we have proposed the implementation of the DES algorithm in FPGA, in the asynchronous pipeline style. Compared to the implementation in FPGA using two different project styles, the proposed asynchronous obtained the average increase of 14.9% in throughput and the average reduction of 66.3% in latency.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信