用于减少CMOS电子器件中辐射效应的JICG MOS晶体管

R. Sorge, J. Schmidt, C. Wipf, F. Reimer, R. Pliquett, Thomas Mausolf
{"title":"用于减少CMOS电子器件中辐射效应的JICG MOS晶体管","authors":"R. Sorge, J. Schmidt, C. Wipf, F. Reimer, R. Pliquett, Thomas Mausolf","doi":"10.1109/TWIOS.2018.8311401","DOIUrl":null,"url":null,"abstract":"In order to improve the total ionizing dose (TID) and single event upset (SEU) radiation tolerance of bulk CMOS technologies we applied two constructive measures. TID induced source-drain leakage is suppressed by a junction isolation (JI) of the source drain regions using silicide blocked well regions. To decrease the susceptibility against SEU we introduced a redundancy on transistor level, where each MOS transistor is replaced by a stack of two spatially separated single transistors which share a common gate (CG). The radiation hardness and device performance of the novel JICG MOS transistors fabricated in IHP's 250 nm SGB25RH technology were evaluated.","PeriodicalId":141916,"journal":{"name":"2018 IEEE Topical Workshop on Internet of Space (TWIOS)","volume":"25 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":"{\"title\":\"JICG MOS transistors for reduction of radiation effects in CMOS electronics\",\"authors\":\"R. Sorge, J. Schmidt, C. Wipf, F. Reimer, R. Pliquett, Thomas Mausolf\",\"doi\":\"10.1109/TWIOS.2018.8311401\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In order to improve the total ionizing dose (TID) and single event upset (SEU) radiation tolerance of bulk CMOS technologies we applied two constructive measures. TID induced source-drain leakage is suppressed by a junction isolation (JI) of the source drain regions using silicide blocked well regions. To decrease the susceptibility against SEU we introduced a redundancy on transistor level, where each MOS transistor is replaced by a stack of two spatially separated single transistors which share a common gate (CG). The radiation hardness and device performance of the novel JICG MOS transistors fabricated in IHP's 250 nm SGB25RH technology were evaluated.\",\"PeriodicalId\":141916,\"journal\":{\"name\":\"2018 IEEE Topical Workshop on Internet of Space (TWIOS)\",\"volume\":\"25 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1900-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"7\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 IEEE Topical Workshop on Internet of Space (TWIOS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/TWIOS.2018.8311401\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE Topical Workshop on Internet of Space (TWIOS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TWIOS.2018.8311401","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7

摘要

为了提高本体CMOS技术的总电离剂量(TID)和单事件扰动(SEU)辐射耐受性,我们采取了两种建设性措施。利用硅化物堵塞井区对源漏区进行结隔离(JI),可以抑制TID引起的源漏漏。为了降低对SEU的敏感性,我们在晶体管级别引入了冗余,其中每个MOS晶体管由两个空间分离的单晶体管堆栈取代,这些晶体管共享一个公共栅极(CG)。对采用IHP 250 nm SGB25RH工艺制备的新型JICG MOS晶体管的辐射硬度和器件性能进行了评价。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
JICG MOS transistors for reduction of radiation effects in CMOS electronics
In order to improve the total ionizing dose (TID) and single event upset (SEU) radiation tolerance of bulk CMOS technologies we applied two constructive measures. TID induced source-drain leakage is suppressed by a junction isolation (JI) of the source drain regions using silicide blocked well regions. To decrease the susceptibility against SEU we introduced a redundancy on transistor level, where each MOS transistor is replaced by a stack of two spatially separated single transistors which share a common gate (CG). The radiation hardness and device performance of the novel JICG MOS transistors fabricated in IHP's 250 nm SGB25RH technology were evaluated.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信