R. Sorge, J. Schmidt, C. Wipf, F. Reimer, R. Pliquett, Thomas Mausolf
{"title":"用于减少CMOS电子器件中辐射效应的JICG MOS晶体管","authors":"R. Sorge, J. Schmidt, C. Wipf, F. Reimer, R. Pliquett, Thomas Mausolf","doi":"10.1109/TWIOS.2018.8311401","DOIUrl":null,"url":null,"abstract":"In order to improve the total ionizing dose (TID) and single event upset (SEU) radiation tolerance of bulk CMOS technologies we applied two constructive measures. TID induced source-drain leakage is suppressed by a junction isolation (JI) of the source drain regions using silicide blocked well regions. To decrease the susceptibility against SEU we introduced a redundancy on transistor level, where each MOS transistor is replaced by a stack of two spatially separated single transistors which share a common gate (CG). The radiation hardness and device performance of the novel JICG MOS transistors fabricated in IHP's 250 nm SGB25RH technology were evaluated.","PeriodicalId":141916,"journal":{"name":"2018 IEEE Topical Workshop on Internet of Space (TWIOS)","volume":"25 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":"{\"title\":\"JICG MOS transistors for reduction of radiation effects in CMOS electronics\",\"authors\":\"R. Sorge, J. Schmidt, C. Wipf, F. Reimer, R. Pliquett, Thomas Mausolf\",\"doi\":\"10.1109/TWIOS.2018.8311401\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In order to improve the total ionizing dose (TID) and single event upset (SEU) radiation tolerance of bulk CMOS technologies we applied two constructive measures. TID induced source-drain leakage is suppressed by a junction isolation (JI) of the source drain regions using silicide blocked well regions. To decrease the susceptibility against SEU we introduced a redundancy on transistor level, where each MOS transistor is replaced by a stack of two spatially separated single transistors which share a common gate (CG). The radiation hardness and device performance of the novel JICG MOS transistors fabricated in IHP's 250 nm SGB25RH technology were evaluated.\",\"PeriodicalId\":141916,\"journal\":{\"name\":\"2018 IEEE Topical Workshop on Internet of Space (TWIOS)\",\"volume\":\"25 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1900-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"7\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 IEEE Topical Workshop on Internet of Space (TWIOS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/TWIOS.2018.8311401\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE Topical Workshop on Internet of Space (TWIOS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TWIOS.2018.8311401","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
JICG MOS transistors for reduction of radiation effects in CMOS electronics
In order to improve the total ionizing dose (TID) and single event upset (SEU) radiation tolerance of bulk CMOS technologies we applied two constructive measures. TID induced source-drain leakage is suppressed by a junction isolation (JI) of the source drain regions using silicide blocked well regions. To decrease the susceptibility against SEU we introduced a redundancy on transistor level, where each MOS transistor is replaced by a stack of two spatially separated single transistors which share a common gate (CG). The radiation hardness and device performance of the novel JICG MOS transistors fabricated in IHP's 250 nm SGB25RH technology were evaluated.