基于FPGA的超高频RFID读写器PIE编码器体系结构开发与仿真

A. Ibrahim, I. Ismail, A. T. Abdullah
{"title":"基于FPGA的超高频RFID读写器PIE编码器体系结构开发与仿真","authors":"A. Ibrahim, I. Ismail, A. T. Abdullah","doi":"10.1109/BEIAC.2012.6226106","DOIUrl":null,"url":null,"abstract":"The paper outline development and simulation of Pulse Interval Encoding (PIE) encoder architecture for Ultra High Frequency (UHF) Radio Frequency Identification (RFID) reader based on Field Programmable Gate Array (FPGA). The PIE encoder architecture presented in this paper is according to International Organization for Standardization and International Electrotechnical Commission (ISO/IEC 18000-6) protocol. The behavior of the PIE encoder architecture is realized by derivation of Verilog Hardware Description Language (HDL) code in Quartus II software. Utilizing the ModelSim-Altera, the PIE encoder architecture is simulated to observe its functionality. The designing of the encoder is intended for uses in UHF RFID passive interrogator.","PeriodicalId":404626,"journal":{"name":"2012 IEEE Business, Engineering & Industrial Applications Colloquium (BEIAC)","volume":"3 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-04-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Development and simulation of PIE encoder architecture for UHF RFID reader based on FPGA\",\"authors\":\"A. Ibrahim, I. Ismail, A. T. Abdullah\",\"doi\":\"10.1109/BEIAC.2012.6226106\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The paper outline development and simulation of Pulse Interval Encoding (PIE) encoder architecture for Ultra High Frequency (UHF) Radio Frequency Identification (RFID) reader based on Field Programmable Gate Array (FPGA). The PIE encoder architecture presented in this paper is according to International Organization for Standardization and International Electrotechnical Commission (ISO/IEC 18000-6) protocol. The behavior of the PIE encoder architecture is realized by derivation of Verilog Hardware Description Language (HDL) code in Quartus II software. Utilizing the ModelSim-Altera, the PIE encoder architecture is simulated to observe its functionality. The designing of the encoder is intended for uses in UHF RFID passive interrogator.\",\"PeriodicalId\":404626,\"journal\":{\"name\":\"2012 IEEE Business, Engineering & Industrial Applications Colloquium (BEIAC)\",\"volume\":\"3 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-04-07\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 IEEE Business, Engineering & Industrial Applications Colloquium (BEIAC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/BEIAC.2012.6226106\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 IEEE Business, Engineering & Industrial Applications Colloquium (BEIAC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/BEIAC.2012.6226106","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

本文概述了基于现场可编程门阵列(FPGA)的超高频射频识别(RFID)读写器的脉冲间隔编码(PIE)编码器体系结构的开发与仿真。本文提出的PIE编码器架构是根据国际标准化组织和国际电工委员会(ISO/ iec18000 -6)协议设计的。PIE编码器结构的行为是通过Quartus II软件中Verilog硬件描述语言(HDL)代码的派生实现的。利用ModelSim-Altera,对PIE编码器体系结构进行模拟以观察其功能。编码器的设计是为超高频RFID无源询问器设计的。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Development and simulation of PIE encoder architecture for UHF RFID reader based on FPGA
The paper outline development and simulation of Pulse Interval Encoding (PIE) encoder architecture for Ultra High Frequency (UHF) Radio Frequency Identification (RFID) reader based on Field Programmable Gate Array (FPGA). The PIE encoder architecture presented in this paper is according to International Organization for Standardization and International Electrotechnical Commission (ISO/IEC 18000-6) protocol. The behavior of the PIE encoder architecture is realized by derivation of Verilog Hardware Description Language (HDL) code in Quartus II software. Utilizing the ModelSim-Altera, the PIE encoder architecture is simulated to observe its functionality. The designing of the encoder is intended for uses in UHF RFID passive interrogator.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信