{"title":"基于FPGA的超高频RFID读写器PIE编码器体系结构开发与仿真","authors":"A. Ibrahim, I. Ismail, A. T. Abdullah","doi":"10.1109/BEIAC.2012.6226106","DOIUrl":null,"url":null,"abstract":"The paper outline development and simulation of Pulse Interval Encoding (PIE) encoder architecture for Ultra High Frequency (UHF) Radio Frequency Identification (RFID) reader based on Field Programmable Gate Array (FPGA). The PIE encoder architecture presented in this paper is according to International Organization for Standardization and International Electrotechnical Commission (ISO/IEC 18000-6) protocol. The behavior of the PIE encoder architecture is realized by derivation of Verilog Hardware Description Language (HDL) code in Quartus II software. Utilizing the ModelSim-Altera, the PIE encoder architecture is simulated to observe its functionality. The designing of the encoder is intended for uses in UHF RFID passive interrogator.","PeriodicalId":404626,"journal":{"name":"2012 IEEE Business, Engineering & Industrial Applications Colloquium (BEIAC)","volume":"3 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-04-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Development and simulation of PIE encoder architecture for UHF RFID reader based on FPGA\",\"authors\":\"A. Ibrahim, I. Ismail, A. T. Abdullah\",\"doi\":\"10.1109/BEIAC.2012.6226106\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The paper outline development and simulation of Pulse Interval Encoding (PIE) encoder architecture for Ultra High Frequency (UHF) Radio Frequency Identification (RFID) reader based on Field Programmable Gate Array (FPGA). The PIE encoder architecture presented in this paper is according to International Organization for Standardization and International Electrotechnical Commission (ISO/IEC 18000-6) protocol. The behavior of the PIE encoder architecture is realized by derivation of Verilog Hardware Description Language (HDL) code in Quartus II software. Utilizing the ModelSim-Altera, the PIE encoder architecture is simulated to observe its functionality. The designing of the encoder is intended for uses in UHF RFID passive interrogator.\",\"PeriodicalId\":404626,\"journal\":{\"name\":\"2012 IEEE Business, Engineering & Industrial Applications Colloquium (BEIAC)\",\"volume\":\"3 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-04-07\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 IEEE Business, Engineering & Industrial Applications Colloquium (BEIAC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/BEIAC.2012.6226106\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 IEEE Business, Engineering & Industrial Applications Colloquium (BEIAC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/BEIAC.2012.6226106","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Development and simulation of PIE encoder architecture for UHF RFID reader based on FPGA
The paper outline development and simulation of Pulse Interval Encoding (PIE) encoder architecture for Ultra High Frequency (UHF) Radio Frequency Identification (RFID) reader based on Field Programmable Gate Array (FPGA). The PIE encoder architecture presented in this paper is according to International Organization for Standardization and International Electrotechnical Commission (ISO/IEC 18000-6) protocol. The behavior of the PIE encoder architecture is realized by derivation of Verilog Hardware Description Language (HDL) code in Quartus II software. Utilizing the ModelSim-Altera, the PIE encoder architecture is simulated to observe its functionality. The designing of the encoder is intended for uses in UHF RFID passive interrogator.