CMOS逆变器的极端电磁兼容性预测模型

T. Powell, Nishchay H. Sule, S. Hemmady, P. Zarkesh-Ha
{"title":"CMOS逆变器的极端电磁兼容性预测模型","authors":"T. Powell, Nishchay H. Sule, S. Hemmady, P. Zarkesh-Ha","doi":"10.1109/EMCEUROPE.2018.8485019","DOIUrl":null,"url":null,"abstract":"This paper presents an analytical model to predict and characterize the impact of Extreme Electromagnetic Interference (EEMI) on Voltage Transfer Characteristic (VTC) of CMOS inverters as a function of device scale. The predictive model determines the slope of VTC based on only a few primitive technology parameters. The developed analytical model is successfully compared against measurement data from a CMOS inverter fabricated using TSMC's 350nm standard CMOS process. Based on the predictive model the tolerance to EEMI injected power in a CMOS inverter reduces by technology scaling, starting from 14dBm at 350nm down to 3.5dBm at 65nm technology node.","PeriodicalId":376960,"journal":{"name":"2018 International Symposium on Electromagnetic Compatibility (EMC EUROPE)","volume":"33 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-08-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Predictive Model for Extreme Electromagnetic Compatibility on CMOS Inverters\",\"authors\":\"T. Powell, Nishchay H. Sule, S. Hemmady, P. Zarkesh-Ha\",\"doi\":\"10.1109/EMCEUROPE.2018.8485019\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents an analytical model to predict and characterize the impact of Extreme Electromagnetic Interference (EEMI) on Voltage Transfer Characteristic (VTC) of CMOS inverters as a function of device scale. The predictive model determines the slope of VTC based on only a few primitive technology parameters. The developed analytical model is successfully compared against measurement data from a CMOS inverter fabricated using TSMC's 350nm standard CMOS process. Based on the predictive model the tolerance to EEMI injected power in a CMOS inverter reduces by technology scaling, starting from 14dBm at 350nm down to 3.5dBm at 65nm technology node.\",\"PeriodicalId\":376960,\"journal\":{\"name\":\"2018 International Symposium on Electromagnetic Compatibility (EMC EUROPE)\",\"volume\":\"33 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-08-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 International Symposium on Electromagnetic Compatibility (EMC EUROPE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EMCEUROPE.2018.8485019\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 International Symposium on Electromagnetic Compatibility (EMC EUROPE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EMCEUROPE.2018.8485019","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

本文提出了一个分析模型来预测和表征极端电磁干扰(EEMI)对CMOS逆变器电压转移特性(VTC)随器件规模的影响。该预测模型仅根据几个原始技术参数确定VTC的斜率。将所建立的分析模型与采用台积电350nm标准CMOS工艺制作的CMOS逆变器的测量数据进行了成功的比较。基于预测模型,CMOS逆变器对EEMI注入功率的容差随着技术的缩放而减小,从350nm时的14dBm下降到65nm时的3.5dBm。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Predictive Model for Extreme Electromagnetic Compatibility on CMOS Inverters
This paper presents an analytical model to predict and characterize the impact of Extreme Electromagnetic Interference (EEMI) on Voltage Transfer Characteristic (VTC) of CMOS inverters as a function of device scale. The predictive model determines the slope of VTC based on only a few primitive technology parameters. The developed analytical model is successfully compared against measurement data from a CMOS inverter fabricated using TSMC's 350nm standard CMOS process. Based on the predictive model the tolerance to EEMI injected power in a CMOS inverter reduces by technology scaling, starting from 14dBm at 350nm down to 3.5dBm at 65nm technology node.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信