一种超低功耗soc的电源管理控制方案

Chen Xin, Xia Huan, Wu Nee, B. Na
{"title":"一种超低功耗soc的电源管理控制方案","authors":"Chen Xin, Xia Huan, Wu Nee, B. Na","doi":"10.1109/SUBVT.2012.6404310","DOIUrl":null,"url":null,"abstract":"Because the subthreshold current has an exponential relationship with the supply voltage and the threshold voltage (Vth), it leads to the delay changes exponentially with PVT. To mitigate the impacts caused by PVT variations, increasing the power supply voltage is a simple and effective method. In this paper, a power management control (PMC) scheme for ultra-low power SoCs is proposed. According to the different blocks, different delay detection circuits are inserted into the corresponding critical delay paths. To validate the proposed PMC scheme, a design example for subthreshold SRAM is implemented. The simulation results show that the proposed PMC scheme can mitigate the effects caused by PVT fluctuations upon the subthreshold SRAM circuit effectively at the minimum cost of the power.","PeriodicalId":383826,"journal":{"name":"2012 IEEE Subthreshold Microelectronics Conference (SubVT)","volume":"15 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A power management control scheme for ultra-low power SoCs\",\"authors\":\"Chen Xin, Xia Huan, Wu Nee, B. Na\",\"doi\":\"10.1109/SUBVT.2012.6404310\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Because the subthreshold current has an exponential relationship with the supply voltage and the threshold voltage (Vth), it leads to the delay changes exponentially with PVT. To mitigate the impacts caused by PVT variations, increasing the power supply voltage is a simple and effective method. In this paper, a power management control (PMC) scheme for ultra-low power SoCs is proposed. According to the different blocks, different delay detection circuits are inserted into the corresponding critical delay paths. To validate the proposed PMC scheme, a design example for subthreshold SRAM is implemented. The simulation results show that the proposed PMC scheme can mitigate the effects caused by PVT fluctuations upon the subthreshold SRAM circuit effectively at the minimum cost of the power.\",\"PeriodicalId\":383826,\"journal\":{\"name\":\"2012 IEEE Subthreshold Microelectronics Conference (SubVT)\",\"volume\":\"15 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 IEEE Subthreshold Microelectronics Conference (SubVT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SUBVT.2012.6404310\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 IEEE Subthreshold Microelectronics Conference (SubVT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SUBVT.2012.6404310","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

由于亚阈值电流与电源电压和阈值电压(Vth)呈指数关系,导致延迟随PVT变化呈指数变化。为了减轻PVT变化带来的影响,提高电源电压是一种简单有效的方法。提出了一种超低功耗soc的电源管理控制(PMC)方案。根据不同的块,在相应的关键延迟路径中插入不同的延迟检测电路。为了验证所提出的PMC方案,实现了一个亚阈值SRAM的设计实例。仿真结果表明,所提出的PMC方案能够以最小的功耗代价有效地缓解PVT波动对亚阈值SRAM电路的影响。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A power management control scheme for ultra-low power SoCs
Because the subthreshold current has an exponential relationship with the supply voltage and the threshold voltage (Vth), it leads to the delay changes exponentially with PVT. To mitigate the impacts caused by PVT variations, increasing the power supply voltage is a simple and effective method. In this paper, a power management control (PMC) scheme for ultra-low power SoCs is proposed. According to the different blocks, different delay detection circuits are inserted into the corresponding critical delay paths. To validate the proposed PMC scheme, a design example for subthreshold SRAM is implemented. The simulation results show that the proposed PMC scheme can mitigate the effects caused by PVT fluctuations upon the subthreshold SRAM circuit effectively at the minimum cost of the power.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信