Iman Burman, Archita Hore, Ayan Chakraborty, Sharba Bandyopadhyay, S. Chakrabarti
{"title":"脉冲神经元在CMOS中的实现","authors":"Iman Burman, Archita Hore, Ayan Chakraborty, Sharba Bandyopadhyay, S. Chakrabarti","doi":"10.1109/NCC52529.2021.9530104","DOIUrl":null,"url":null,"abstract":"A spiking neuronal network consumes very low power for computation contrary to conventional Von-Neumann architectures. A CMOS based circuit which includes several features of a spiking neuron closely, is presented in this paper. Features such as refractory period, spike height and width, resting potential, spiking threshold, spike frequency adaptation and inter spike interval (ISI) have been incorporated in the circuit. A small set of parameters, chosen carefully control these features in the circuit response. The spiking pattern of the proposed circuit has been matched with selected experimental data of real biological neurons from Allen Institute for Brain Science (AIBS) database.","PeriodicalId":414087,"journal":{"name":"2021 National Conference on Communications (NCC)","volume":"30 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-07-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Implementation of a Spiking Neuron in CMOS\",\"authors\":\"Iman Burman, Archita Hore, Ayan Chakraborty, Sharba Bandyopadhyay, S. Chakrabarti\",\"doi\":\"10.1109/NCC52529.2021.9530104\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A spiking neuronal network consumes very low power for computation contrary to conventional Von-Neumann architectures. A CMOS based circuit which includes several features of a spiking neuron closely, is presented in this paper. Features such as refractory period, spike height and width, resting potential, spiking threshold, spike frequency adaptation and inter spike interval (ISI) have been incorporated in the circuit. A small set of parameters, chosen carefully control these features in the circuit response. The spiking pattern of the proposed circuit has been matched with selected experimental data of real biological neurons from Allen Institute for Brain Science (AIBS) database.\",\"PeriodicalId\":414087,\"journal\":{\"name\":\"2021 National Conference on Communications (NCC)\",\"volume\":\"30 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-07-27\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 National Conference on Communications (NCC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/NCC52529.2021.9530104\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 National Conference on Communications (NCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NCC52529.2021.9530104","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A spiking neuronal network consumes very low power for computation contrary to conventional Von-Neumann architectures. A CMOS based circuit which includes several features of a spiking neuron closely, is presented in this paper. Features such as refractory period, spike height and width, resting potential, spiking threshold, spike frequency adaptation and inter spike interval (ISI) have been incorporated in the circuit. A small set of parameters, chosen carefully control these features in the circuit response. The spiking pattern of the proposed circuit has been matched with selected experimental data of real biological neurons from Allen Institute for Brain Science (AIBS) database.