基于二叉树的节能多核结构拓扑结构分析

Aarya Chaumal, Amit M. Joshi
{"title":"基于二叉树的节能多核结构拓扑结构分析","authors":"Aarya Chaumal, Amit M. Joshi","doi":"10.1109/UPCON56432.2022.9986479","DOIUrl":null,"url":null,"abstract":"Modern computer architectures are moving towards domain-specific designs of processors. ARM-based processors domi-nate the embedded domain due to their compact and energy-efficient design. x86 processors have higher computing capabilities but at the cost of high energy consumption. This work tries to improve the Network-on-Chip design of x86 processors to have an energy-efficient Chip Multi-Processor configuration with similar computing power. Network-on-Chip is a significant part of modern computer architecture. It helps to efficiently navigate on-chip traffic on current Chip Multi-Processors where the number of cores is increasing rapidly. The topology of a Network-on-Chip significantly impacts system performance as it directly affects the network bandwidth and the area of the system. Therefore, Network-on-Chip topology affects the system's execution time, area, and energy consumption. This work proposes a novel topology to improve performance in terms of energy consumption and execution time, and affects L1D miss rate of the considered specification with few benchmark programs. The proposed topology is inspired from the traditional binary tree topology and tries to overcome its shortcomings to improve the system performance. The experiment results suggest that the proposed topology improves system performance on applications belonging to domains that are suited for embedded class processors.","PeriodicalId":185782,"journal":{"name":"2022 IEEE 9th Uttar Pradesh Section International Conference on Electrical, Electronics and Computer Engineering (UPCON)","volume":"41 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-12-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Analyzing Binary Tree based Topology Configuration for Energy Efficient Multicore Architectures\",\"authors\":\"Aarya Chaumal, Amit M. Joshi\",\"doi\":\"10.1109/UPCON56432.2022.9986479\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Modern computer architectures are moving towards domain-specific designs of processors. ARM-based processors domi-nate the embedded domain due to their compact and energy-efficient design. x86 processors have higher computing capabilities but at the cost of high energy consumption. This work tries to improve the Network-on-Chip design of x86 processors to have an energy-efficient Chip Multi-Processor configuration with similar computing power. Network-on-Chip is a significant part of modern computer architecture. It helps to efficiently navigate on-chip traffic on current Chip Multi-Processors where the number of cores is increasing rapidly. The topology of a Network-on-Chip significantly impacts system performance as it directly affects the network bandwidth and the area of the system. Therefore, Network-on-Chip topology affects the system's execution time, area, and energy consumption. This work proposes a novel topology to improve performance in terms of energy consumption and execution time, and affects L1D miss rate of the considered specification with few benchmark programs. The proposed topology is inspired from the traditional binary tree topology and tries to overcome its shortcomings to improve the system performance. The experiment results suggest that the proposed topology improves system performance on applications belonging to domains that are suited for embedded class processors.\",\"PeriodicalId\":185782,\"journal\":{\"name\":\"2022 IEEE 9th Uttar Pradesh Section International Conference on Electrical, Electronics and Computer Engineering (UPCON)\",\"volume\":\"41 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-12-02\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 IEEE 9th Uttar Pradesh Section International Conference on Electrical, Electronics and Computer Engineering (UPCON)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/UPCON56432.2022.9986479\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 IEEE 9th Uttar Pradesh Section International Conference on Electrical, Electronics and Computer Engineering (UPCON)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/UPCON56432.2022.9986479","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

现代计算机体系结构正朝着特定领域的处理器设计发展。基于arm的处理器由于其紧凑和节能的设计而在嵌入式领域占据主导地位。X86处理器具有更高的计算能力,但以高能耗为代价。本工作试图改进x86处理器的片上网络设计,使其具有具有类似计算能力的节能芯片多处理器配置。片上网络是现代计算机体系结构的重要组成部分。它有助于在当前的芯片多处理器上有效地导航芯片上的流量,其中内核数量正在迅速增加。片上网络(network -on- chip)的拓扑结构直接影响到网络带宽和系统面积,对系统性能有很大的影响。因此,片上网络拓扑会影响系统的执行时间、面积和能耗。这项工作提出了一种新的拓扑结构,以提高能耗和执行时间方面的性能,并通过少量基准程序影响所考虑的规范的L1D缺乏率。本文提出的拓扑结构受到传统二叉树拓扑结构的启发,并试图克服其缺点以提高系统性能。实验结果表明,在适合嵌入式类处理器的应用领域中,所提出的拓扑结构提高了系统性能。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Analyzing Binary Tree based Topology Configuration for Energy Efficient Multicore Architectures
Modern computer architectures are moving towards domain-specific designs of processors. ARM-based processors domi-nate the embedded domain due to their compact and energy-efficient design. x86 processors have higher computing capabilities but at the cost of high energy consumption. This work tries to improve the Network-on-Chip design of x86 processors to have an energy-efficient Chip Multi-Processor configuration with similar computing power. Network-on-Chip is a significant part of modern computer architecture. It helps to efficiently navigate on-chip traffic on current Chip Multi-Processors where the number of cores is increasing rapidly. The topology of a Network-on-Chip significantly impacts system performance as it directly affects the network bandwidth and the area of the system. Therefore, Network-on-Chip topology affects the system's execution time, area, and energy consumption. This work proposes a novel topology to improve performance in terms of energy consumption and execution time, and affects L1D miss rate of the considered specification with few benchmark programs. The proposed topology is inspired from the traditional binary tree topology and tries to overcome its shortcomings to improve the system performance. The experiment results suggest that the proposed topology improves system performance on applications belonging to domains that are suited for embedded class processors.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信