Ali Baradaran Rezaeii, Leila Hasseli, Tohid Moradi
{"title":"一种0.35μm CMOS工艺的125MS/s自锁存锁低功耗比较器","authors":"Ali Baradaran Rezaeii, Leila Hasseli, Tohid Moradi","doi":"10.1109/IRANIANCEE.2013.6599865","DOIUrl":null,"url":null,"abstract":"A 125 MS/s self-latch low-power comparator in 0.35 μm CMOS process is presented. This structure is a rail-to-rail folded-cascode amplifier and a positive feedback connection of two back-to-back inverters in which only reset switches are used for controlling. A limited time is not allocated for the evaluation phase and instead the latch sequence starts itself, only after the evaluated voltage reaches to a desired level. Having sufficient time for producing the necessary evaluated voltage, of course in correct direction, guaranties the validity of the comparator operation; it means higher accuracy. Controlling the comparator is easy due to the special structure(using less controlling switches) and the layout is very compact with die size of about 34*14(μm)2. The comparator has been examined in all situations such as different corners, power supply noise of 300 m Vp-p and input voltage range of 1.6 Vp-p with 1 mV accuracy. The total power consumption of the comparator and corresponding readout circuitry is only 300 μW. The results show that the kick-back noise and the clock feed-through are reduced as well.","PeriodicalId":383315,"journal":{"name":"2013 21st Iranian Conference on Electrical Engineering (ICEE)","volume":"30 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-05-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"A 125MS/s self-latch low-power comparator in 0.35μm CMOS process\",\"authors\":\"Ali Baradaran Rezaeii, Leila Hasseli, Tohid Moradi\",\"doi\":\"10.1109/IRANIANCEE.2013.6599865\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A 125 MS/s self-latch low-power comparator in 0.35 μm CMOS process is presented. This structure is a rail-to-rail folded-cascode amplifier and a positive feedback connection of two back-to-back inverters in which only reset switches are used for controlling. A limited time is not allocated for the evaluation phase and instead the latch sequence starts itself, only after the evaluated voltage reaches to a desired level. Having sufficient time for producing the necessary evaluated voltage, of course in correct direction, guaranties the validity of the comparator operation; it means higher accuracy. Controlling the comparator is easy due to the special structure(using less controlling switches) and the layout is very compact with die size of about 34*14(μm)2. The comparator has been examined in all situations such as different corners, power supply noise of 300 m Vp-p and input voltage range of 1.6 Vp-p with 1 mV accuracy. The total power consumption of the comparator and corresponding readout circuitry is only 300 μW. The results show that the kick-back noise and the clock feed-through are reduced as well.\",\"PeriodicalId\":383315,\"journal\":{\"name\":\"2013 21st Iranian Conference on Electrical Engineering (ICEE)\",\"volume\":\"30 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-05-14\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 21st Iranian Conference on Electrical Engineering (ICEE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IRANIANCEE.2013.6599865\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 21st Iranian Conference on Electrical Engineering (ICEE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IRANIANCEE.2013.6599865","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4
摘要
提出了一种基于0.35 μm CMOS工艺的125 MS/s自锁存锁低功耗比较器。该结构是一个轨对轨折叠级联放大器和两个背靠背逆变器的正反馈连接,其中仅使用复位开关进行控制。不为评估阶段分配有限的时间,而是在评估电压达到所需水平后才启动锁存序列。有足够的时间产生必要的评估电压,当然是在正确的方向上,保证比较器工作的有效性;这意味着更高的准确性。由于其特殊的结构(使用较少的控制开关),比较器易于控制,并且布局非常紧凑,模具尺寸约为34*14(μm)2。该比较器在不同角落、电源噪声为300 m Vp-p、输入电压范围为1.6 Vp-p、精度为1 mV等所有情况下进行了测试。该比较器及相应读出电路的总功耗仅为300 μW。结果表明,该方法能有效地降低反踢噪声和时钟馈通。
A 125MS/s self-latch low-power comparator in 0.35μm CMOS process
A 125 MS/s self-latch low-power comparator in 0.35 μm CMOS process is presented. This structure is a rail-to-rail folded-cascode amplifier and a positive feedback connection of two back-to-back inverters in which only reset switches are used for controlling. A limited time is not allocated for the evaluation phase and instead the latch sequence starts itself, only after the evaluated voltage reaches to a desired level. Having sufficient time for producing the necessary evaluated voltage, of course in correct direction, guaranties the validity of the comparator operation; it means higher accuracy. Controlling the comparator is easy due to the special structure(using less controlling switches) and the layout is very compact with die size of about 34*14(μm)2. The comparator has been examined in all situations such as different corners, power supply noise of 300 m Vp-p and input voltage range of 1.6 Vp-p with 1 mV accuracy. The total power consumption of the comparator and corresponding readout circuitry is only 300 μW. The results show that the kick-back noise and the clock feed-through are reduced as well.