用SET-CMOS混合方法实现可编程逻辑阵列

A. Ghosh, A. Jain, S. Sarkar
{"title":"用SET-CMOS混合方法实现可编程逻辑阵列","authors":"A. Ghosh, A. Jain, S. Sarkar","doi":"10.1109/ICE-CCN.2013.6528559","DOIUrl":null,"url":null,"abstract":"The layout of programmable logic array allows for a large number of logic functions to be synthesized in the sum of product canonical form. This paper presents the design and implementation of programmable logic array (PLA) with SET-CMOS hybrid technology. The PLA is represented as a three layered architecture where each of the layer is implemented applying the hybrid approach. As here, we are using two different technologies namely single electron tunneling technology and CMOS technology, so the logical operation of the designed PLA is governed by the combination of two complementary technologies. We have verified the proper functionality of the designed circuit by simulating it using Tanner spice simulator.","PeriodicalId":286830,"journal":{"name":"2013 IEEE International Conference ON Emerging Trends in Computing, Communication and Nanotechnology (ICECCN)","volume":"21 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-03-25","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Implementation of programmable logic array using SET-CMOS hybrid approach\",\"authors\":\"A. Ghosh, A. Jain, S. Sarkar\",\"doi\":\"10.1109/ICE-CCN.2013.6528559\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The layout of programmable logic array allows for a large number of logic functions to be synthesized in the sum of product canonical form. This paper presents the design and implementation of programmable logic array (PLA) with SET-CMOS hybrid technology. The PLA is represented as a three layered architecture where each of the layer is implemented applying the hybrid approach. As here, we are using two different technologies namely single electron tunneling technology and CMOS technology, so the logical operation of the designed PLA is governed by the combination of two complementary technologies. We have verified the proper functionality of the designed circuit by simulating it using Tanner spice simulator.\",\"PeriodicalId\":286830,\"journal\":{\"name\":\"2013 IEEE International Conference ON Emerging Trends in Computing, Communication and Nanotechnology (ICECCN)\",\"volume\":\"21 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-03-25\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 IEEE International Conference ON Emerging Trends in Computing, Communication and Nanotechnology (ICECCN)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICE-CCN.2013.6528559\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE International Conference ON Emerging Trends in Computing, Communication and Nanotechnology (ICECCN)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICE-CCN.2013.6528559","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

可编程逻辑阵列的布局允许大量的逻辑功能以积规范形式合成。本文介绍了基于SET-CMOS混合技术的可编程逻辑阵列(PLA)的设计与实现。PLA被表示为三层体系结构,其中每一层都是应用混合方法实现的。在这里,我们使用了两种不同的技术,即单电子隧道技术和CMOS技术,因此所设计的PLA的逻辑运行是由两种互补技术的结合来控制的。我们使用Tanner spice模拟器对所设计的电路进行了仿真,验证了电路的正常功能。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Implementation of programmable logic array using SET-CMOS hybrid approach
The layout of programmable logic array allows for a large number of logic functions to be synthesized in the sum of product canonical form. This paper presents the design and implementation of programmable logic array (PLA) with SET-CMOS hybrid technology. The PLA is represented as a three layered architecture where each of the layer is implemented applying the hybrid approach. As here, we are using two different technologies namely single electron tunneling technology and CMOS technology, so the logical operation of the designed PLA is governed by the combination of two complementary technologies. We have verified the proper functionality of the designed circuit by simulating it using Tanner spice simulator.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信