{"title":"用SET-CMOS混合方法实现可编程逻辑阵列","authors":"A. Ghosh, A. Jain, S. Sarkar","doi":"10.1109/ICE-CCN.2013.6528559","DOIUrl":null,"url":null,"abstract":"The layout of programmable logic array allows for a large number of logic functions to be synthesized in the sum of product canonical form. This paper presents the design and implementation of programmable logic array (PLA) with SET-CMOS hybrid technology. The PLA is represented as a three layered architecture where each of the layer is implemented applying the hybrid approach. As here, we are using two different technologies namely single electron tunneling technology and CMOS technology, so the logical operation of the designed PLA is governed by the combination of two complementary technologies. We have verified the proper functionality of the designed circuit by simulating it using Tanner spice simulator.","PeriodicalId":286830,"journal":{"name":"2013 IEEE International Conference ON Emerging Trends in Computing, Communication and Nanotechnology (ICECCN)","volume":"21 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-03-25","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Implementation of programmable logic array using SET-CMOS hybrid approach\",\"authors\":\"A. Ghosh, A. Jain, S. Sarkar\",\"doi\":\"10.1109/ICE-CCN.2013.6528559\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The layout of programmable logic array allows for a large number of logic functions to be synthesized in the sum of product canonical form. This paper presents the design and implementation of programmable logic array (PLA) with SET-CMOS hybrid technology. The PLA is represented as a three layered architecture where each of the layer is implemented applying the hybrid approach. As here, we are using two different technologies namely single electron tunneling technology and CMOS technology, so the logical operation of the designed PLA is governed by the combination of two complementary technologies. We have verified the proper functionality of the designed circuit by simulating it using Tanner spice simulator.\",\"PeriodicalId\":286830,\"journal\":{\"name\":\"2013 IEEE International Conference ON Emerging Trends in Computing, Communication and Nanotechnology (ICECCN)\",\"volume\":\"21 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-03-25\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 IEEE International Conference ON Emerging Trends in Computing, Communication and Nanotechnology (ICECCN)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICE-CCN.2013.6528559\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE International Conference ON Emerging Trends in Computing, Communication and Nanotechnology (ICECCN)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICE-CCN.2013.6528559","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Implementation of programmable logic array using SET-CMOS hybrid approach
The layout of programmable logic array allows for a large number of logic functions to be synthesized in the sum of product canonical form. This paper presents the design and implementation of programmable logic array (PLA) with SET-CMOS hybrid technology. The PLA is represented as a three layered architecture where each of the layer is implemented applying the hybrid approach. As here, we are using two different technologies namely single electron tunneling technology and CMOS technology, so the logical operation of the designed PLA is governed by the combination of two complementary technologies. We have verified the proper functionality of the designed circuit by simulating it using Tanner spice simulator.