{"title":"一种基于电阻自偏置斜坡的高速流水线sar ADC","authors":"Yan Yan, Hongliang Xu, J. Jin","doi":"10.1109/ICCCAS.2018.8769209","DOIUrl":null,"url":null,"abstract":"This paper proposes a two-stage Pipelined-SAR ADC for high-speed, high-resolution and low-power applications. The sub-ADCs adopt the lower plate sampling and upper plate sampling asynchronous SAR logic respectively. The inter-stage amplifier adopts ring amplifier. The self-biasing RAMP is based on a variable resistor, which decreases the settling time of ring amplifier while maintaining low power consumption and sufficient phase margin. In addition, the first stage sub-ADC uses two parallel routes to sample and transfer residue voltage alternately, which further enhance the sample rate. A prototype ADC is designed and simulated in TSMC40nm CMOS technology with a standard 1.1 V supply voltage. The SNDR and ENOB is 55.34 dB and 8.9bit respectively from the simulation results, with a Nyquist frequency input sampled at 200 MS/s, and figure of merit of 35.4fJ/conversion-step.","PeriodicalId":166878,"journal":{"name":"2018 10th International Conference on Communications, Circuits and Systems (ICCCAS)","volume":"316 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A High-Speed Pipelined-SAR ADC with Resistor-based Self-biasing RAMP\",\"authors\":\"Yan Yan, Hongliang Xu, J. Jin\",\"doi\":\"10.1109/ICCCAS.2018.8769209\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper proposes a two-stage Pipelined-SAR ADC for high-speed, high-resolution and low-power applications. The sub-ADCs adopt the lower plate sampling and upper plate sampling asynchronous SAR logic respectively. The inter-stage amplifier adopts ring amplifier. The self-biasing RAMP is based on a variable resistor, which decreases the settling time of ring amplifier while maintaining low power consumption and sufficient phase margin. In addition, the first stage sub-ADC uses two parallel routes to sample and transfer residue voltage alternately, which further enhance the sample rate. A prototype ADC is designed and simulated in TSMC40nm CMOS technology with a standard 1.1 V supply voltage. The SNDR and ENOB is 55.34 dB and 8.9bit respectively from the simulation results, with a Nyquist frequency input sampled at 200 MS/s, and figure of merit of 35.4fJ/conversion-step.\",\"PeriodicalId\":166878,\"journal\":{\"name\":\"2018 10th International Conference on Communications, Circuits and Systems (ICCCAS)\",\"volume\":\"316 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 10th International Conference on Communications, Circuits and Systems (ICCCAS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCCAS.2018.8769209\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 10th International Conference on Communications, Circuits and Systems (ICCCAS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCCAS.2018.8769209","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A High-Speed Pipelined-SAR ADC with Resistor-based Self-biasing RAMP
This paper proposes a two-stage Pipelined-SAR ADC for high-speed, high-resolution and low-power applications. The sub-ADCs adopt the lower plate sampling and upper plate sampling asynchronous SAR logic respectively. The inter-stage amplifier adopts ring amplifier. The self-biasing RAMP is based on a variable resistor, which decreases the settling time of ring amplifier while maintaining low power consumption and sufficient phase margin. In addition, the first stage sub-ADC uses two parallel routes to sample and transfer residue voltage alternately, which further enhance the sample rate. A prototype ADC is designed and simulated in TSMC40nm CMOS technology with a standard 1.1 V supply voltage. The SNDR and ENOB is 55.34 dB and 8.9bit respectively from the simulation results, with a Nyquist frequency input sampled at 200 MS/s, and figure of merit of 35.4fJ/conversion-step.