一种基于电阻自偏置斜坡的高速流水线sar ADC

Yan Yan, Hongliang Xu, J. Jin
{"title":"一种基于电阻自偏置斜坡的高速流水线sar ADC","authors":"Yan Yan, Hongliang Xu, J. Jin","doi":"10.1109/ICCCAS.2018.8769209","DOIUrl":null,"url":null,"abstract":"This paper proposes a two-stage Pipelined-SAR ADC for high-speed, high-resolution and low-power applications. The sub-ADCs adopt the lower plate sampling and upper plate sampling asynchronous SAR logic respectively. The inter-stage amplifier adopts ring amplifier. The self-biasing RAMP is based on a variable resistor, which decreases the settling time of ring amplifier while maintaining low power consumption and sufficient phase margin. In addition, the first stage sub-ADC uses two parallel routes to sample and transfer residue voltage alternately, which further enhance the sample rate. A prototype ADC is designed and simulated in TSMC40nm CMOS technology with a standard 1.1 V supply voltage. The SNDR and ENOB is 55.34 dB and 8.9bit respectively from the simulation results, with a Nyquist frequency input sampled at 200 MS/s, and figure of merit of 35.4fJ/conversion-step.","PeriodicalId":166878,"journal":{"name":"2018 10th International Conference on Communications, Circuits and Systems (ICCCAS)","volume":"316 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A High-Speed Pipelined-SAR ADC with Resistor-based Self-biasing RAMP\",\"authors\":\"Yan Yan, Hongliang Xu, J. Jin\",\"doi\":\"10.1109/ICCCAS.2018.8769209\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper proposes a two-stage Pipelined-SAR ADC for high-speed, high-resolution and low-power applications. The sub-ADCs adopt the lower plate sampling and upper plate sampling asynchronous SAR logic respectively. The inter-stage amplifier adopts ring amplifier. The self-biasing RAMP is based on a variable resistor, which decreases the settling time of ring amplifier while maintaining low power consumption and sufficient phase margin. In addition, the first stage sub-ADC uses two parallel routes to sample and transfer residue voltage alternately, which further enhance the sample rate. A prototype ADC is designed and simulated in TSMC40nm CMOS technology with a standard 1.1 V supply voltage. The SNDR and ENOB is 55.34 dB and 8.9bit respectively from the simulation results, with a Nyquist frequency input sampled at 200 MS/s, and figure of merit of 35.4fJ/conversion-step.\",\"PeriodicalId\":166878,\"journal\":{\"name\":\"2018 10th International Conference on Communications, Circuits and Systems (ICCCAS)\",\"volume\":\"316 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 10th International Conference on Communications, Circuits and Systems (ICCCAS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCCAS.2018.8769209\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 10th International Conference on Communications, Circuits and Systems (ICCCAS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCCAS.2018.8769209","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

针对高速、高分辨率和低功耗的应用,提出了一种两级流水线式sar ADC。子adc分别采用下盘采样和上盘采样异步SAR逻辑。级间放大器采用环形放大器。该自偏置匝道基于可变电阻,在保持低功耗和足够的相位裕度的同时,缩短了环形放大器的稳定时间。此外,第一级子adc采用两条并行路径交替采样和传递剩余电压,进一步提高了采样率。采用TSMC40nm CMOS技术,在标准1.1 V电源电压下设计并仿真了原型ADC。仿真结果显示,SNDR和ENOB分别为55.34 dB和8.9bit, Nyquist频率输入采样频率为200 MS/s,优值为35.4fJ/转换步长。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A High-Speed Pipelined-SAR ADC with Resistor-based Self-biasing RAMP
This paper proposes a two-stage Pipelined-SAR ADC for high-speed, high-resolution and low-power applications. The sub-ADCs adopt the lower plate sampling and upper plate sampling asynchronous SAR logic respectively. The inter-stage amplifier adopts ring amplifier. The self-biasing RAMP is based on a variable resistor, which decreases the settling time of ring amplifier while maintaining low power consumption and sufficient phase margin. In addition, the first stage sub-ADC uses two parallel routes to sample and transfer residue voltage alternately, which further enhance the sample rate. A prototype ADC is designed and simulated in TSMC40nm CMOS technology with a standard 1.1 V supply voltage. The SNDR and ENOB is 55.34 dB and 8.9bit respectively from the simulation results, with a Nyquist frequency input sampled at 200 MS/s, and figure of merit of 35.4fJ/conversion-step.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信