标准VHDL分析器和中间表示

A. Scarpelli
{"title":"标准VHDL分析器和中间表示","authors":"A. Scarpelli","doi":"10.1109/NAECON.1998.710196","DOIUrl":null,"url":null,"abstract":"To research and develop Computer Aided Design (CAD) tools based on VHDL, an analyzer is necessary to translate the source code into an intermediate representation from which back-end tools can be developed. Whether the analyzer is purchased or built, it is secondary to the research, diverting cost and effort from the intended development. The existence of a standard intermediate representation and a freely available VHDL analyzer that translates source code to that representation allows resources to be focused on the productivity enhancing, back-end tools. The SAVANT project provides VHDL researchers with the tools and compatibility to achieve a significant enhancement in the overall effectiveness of basic CAD-in-VHDL research.","PeriodicalId":202280,"journal":{"name":"Proceedings of the IEEE 1998 National Aerospace and Electronics Conference. NAECON 1998. Celebrating 50 Years (Cat. No.98CH36185)","volume":"2014 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1998-07-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Standard VHDL analyzer and intermediate representation\",\"authors\":\"A. Scarpelli\",\"doi\":\"10.1109/NAECON.1998.710196\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"To research and develop Computer Aided Design (CAD) tools based on VHDL, an analyzer is necessary to translate the source code into an intermediate representation from which back-end tools can be developed. Whether the analyzer is purchased or built, it is secondary to the research, diverting cost and effort from the intended development. The existence of a standard intermediate representation and a freely available VHDL analyzer that translates source code to that representation allows resources to be focused on the productivity enhancing, back-end tools. The SAVANT project provides VHDL researchers with the tools and compatibility to achieve a significant enhancement in the overall effectiveness of basic CAD-in-VHDL research.\",\"PeriodicalId\":202280,\"journal\":{\"name\":\"Proceedings of the IEEE 1998 National Aerospace and Electronics Conference. NAECON 1998. Celebrating 50 Years (Cat. No.98CH36185)\",\"volume\":\"2014 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1998-07-13\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the IEEE 1998 National Aerospace and Electronics Conference. NAECON 1998. Celebrating 50 Years (Cat. No.98CH36185)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/NAECON.1998.710196\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the IEEE 1998 National Aerospace and Electronics Conference. NAECON 1998. Celebrating 50 Years (Cat. No.98CH36185)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NAECON.1998.710196","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

为了研究和开发基于VHDL的计算机辅助设计(CAD)工具,需要一个分析器将源代码转换为可以开发后端工具的中间表示形式。无论分析仪是购买还是建造,它都是次要的研究,从预期的开发中转移成本和精力。标准的中间表示形式和可将源代码转换为该表示形式的免费VHDL分析器的存在允许将资源集中在提高生产力的后端工具上。SAVANT项目为VHDL研究人员提供了工具和兼容性,以显著提高基本CAD-in-VHDL研究的总体有效性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Standard VHDL analyzer and intermediate representation
To research and develop Computer Aided Design (CAD) tools based on VHDL, an analyzer is necessary to translate the source code into an intermediate representation from which back-end tools can be developed. Whether the analyzer is purchased or built, it is secondary to the research, diverting cost and effort from the intended development. The existence of a standard intermediate representation and a freely available VHDL analyzer that translates source code to that representation allows resources to be focused on the productivity enhancing, back-end tools. The SAVANT project provides VHDL researchers with the tools and compatibility to achieve a significant enhancement in the overall effectiveness of basic CAD-in-VHDL research.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信