{"title":"标准VHDL分析器和中间表示","authors":"A. Scarpelli","doi":"10.1109/NAECON.1998.710196","DOIUrl":null,"url":null,"abstract":"To research and develop Computer Aided Design (CAD) tools based on VHDL, an analyzer is necessary to translate the source code into an intermediate representation from which back-end tools can be developed. Whether the analyzer is purchased or built, it is secondary to the research, diverting cost and effort from the intended development. The existence of a standard intermediate representation and a freely available VHDL analyzer that translates source code to that representation allows resources to be focused on the productivity enhancing, back-end tools. The SAVANT project provides VHDL researchers with the tools and compatibility to achieve a significant enhancement in the overall effectiveness of basic CAD-in-VHDL research.","PeriodicalId":202280,"journal":{"name":"Proceedings of the IEEE 1998 National Aerospace and Electronics Conference. NAECON 1998. Celebrating 50 Years (Cat. No.98CH36185)","volume":"2014 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1998-07-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Standard VHDL analyzer and intermediate representation\",\"authors\":\"A. Scarpelli\",\"doi\":\"10.1109/NAECON.1998.710196\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"To research and develop Computer Aided Design (CAD) tools based on VHDL, an analyzer is necessary to translate the source code into an intermediate representation from which back-end tools can be developed. Whether the analyzer is purchased or built, it is secondary to the research, diverting cost and effort from the intended development. The existence of a standard intermediate representation and a freely available VHDL analyzer that translates source code to that representation allows resources to be focused on the productivity enhancing, back-end tools. The SAVANT project provides VHDL researchers with the tools and compatibility to achieve a significant enhancement in the overall effectiveness of basic CAD-in-VHDL research.\",\"PeriodicalId\":202280,\"journal\":{\"name\":\"Proceedings of the IEEE 1998 National Aerospace and Electronics Conference. NAECON 1998. Celebrating 50 Years (Cat. No.98CH36185)\",\"volume\":\"2014 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1998-07-13\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the IEEE 1998 National Aerospace and Electronics Conference. NAECON 1998. Celebrating 50 Years (Cat. No.98CH36185)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/NAECON.1998.710196\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the IEEE 1998 National Aerospace and Electronics Conference. NAECON 1998. Celebrating 50 Years (Cat. No.98CH36185)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NAECON.1998.710196","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Standard VHDL analyzer and intermediate representation
To research and develop Computer Aided Design (CAD) tools based on VHDL, an analyzer is necessary to translate the source code into an intermediate representation from which back-end tools can be developed. Whether the analyzer is purchased or built, it is secondary to the research, diverting cost and effort from the intended development. The existence of a standard intermediate representation and a freely available VHDL analyzer that translates source code to that representation allows resources to be focused on the productivity enhancing, back-end tools. The SAVANT project provides VHDL researchers with the tools and compatibility to achieve a significant enhancement in the overall effectiveness of basic CAD-in-VHDL research.