利用时钟门控技术降低ITC'99-b01基准电路的功耗

Beer Pratap Singh Tomar, Vijayshri Chaurasia, J. Yadav, B. Pandey
{"title":"利用时钟门控技术降低ITC'99-b01基准电路的功耗","authors":"Beer Pratap Singh Tomar, Vijayshri Chaurasia, J. Yadav, B. Pandey","doi":"10.1109/CICN.2013.93","DOIUrl":null,"url":null,"abstract":"This paper, deals with Latch Free Clock Gating technique for reduction of clock power and dynamic power consumption in ITC'99 bo1 Benchmark circuit and we have compared power reduction at different device operating frequencies. Without latch free clock gating technique in b01 benchmark circuit the Contribution of Clock power was 37.50%, 37.64%, 4.46%, 38.75% and 38.76% of total dynamic power when device is operating at frequency 100MHz, 1GHz, 10GHz, 100GHz and 1 THz respectively. After implementation of latch free clock gating technique, In b01 benchmark circuit, Clock power contribution in total dynamic power reduces to 1.96%, 1.98%, 1.93% and 1.92%, when device operating frequency is 1GHz, 10GHz, 100GHz and 1 THz respectively. We synthesized this device on 40-nm vertex-6 this technique also reduces significantly IOs power. We have shown last results only at two operating frequency i.e. 10GHz and 100GHz. At operating frequency of 1 THz, the proposed design results 97.08 % reduction in clock power, 7.28% reduction in IOs power and 44% reduction in dynamic power as compare d to ITC'99 b01 benchmark circuit without latch free clock gating technique.","PeriodicalId":415274,"journal":{"name":"2013 5th International Conference on Computational Intelligence and Communication Networks","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-09-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"12","resultStr":"{\"title\":\"Power Reduction of ITC'99-b01 Benchmark Circuit Using Clock Gating Technique\",\"authors\":\"Beer Pratap Singh Tomar, Vijayshri Chaurasia, J. Yadav, B. Pandey\",\"doi\":\"10.1109/CICN.2013.93\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper, deals with Latch Free Clock Gating technique for reduction of clock power and dynamic power consumption in ITC'99 bo1 Benchmark circuit and we have compared power reduction at different device operating frequencies. Without latch free clock gating technique in b01 benchmark circuit the Contribution of Clock power was 37.50%, 37.64%, 4.46%, 38.75% and 38.76% of total dynamic power when device is operating at frequency 100MHz, 1GHz, 10GHz, 100GHz and 1 THz respectively. After implementation of latch free clock gating technique, In b01 benchmark circuit, Clock power contribution in total dynamic power reduces to 1.96%, 1.98%, 1.93% and 1.92%, when device operating frequency is 1GHz, 10GHz, 100GHz and 1 THz respectively. We synthesized this device on 40-nm vertex-6 this technique also reduces significantly IOs power. We have shown last results only at two operating frequency i.e. 10GHz and 100GHz. At operating frequency of 1 THz, the proposed design results 97.08 % reduction in clock power, 7.28% reduction in IOs power and 44% reduction in dynamic power as compare d to ITC'99 b01 benchmark circuit without latch free clock gating technique.\",\"PeriodicalId\":415274,\"journal\":{\"name\":\"2013 5th International Conference on Computational Intelligence and Communication Networks\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-09-27\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"12\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 5th International Conference on Computational Intelligence and Communication Networks\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CICN.2013.93\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 5th International Conference on Computational Intelligence and Communication Networks","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CICN.2013.93","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 12

摘要

本文讨论了无锁存器时钟门控技术在ITC'99 bo1基准电路中降低时钟功耗和动态功耗的方法,并比较了不同器件工作频率下的功耗降低情况。b01基准电路未采用无锁存器时钟门控技术时,器件工作在100MHz、1GHz、10GHz、100GHz和1thz频率时,时钟功率对总动态功率的贡献分别为37.50%、37.64%、4.46%、38.75%和38.76%。采用无锁存器时钟门控技术后,在b01基准电路中,当器件工作频率分别为1GHz、10GHz、100GHz和1thz时,时钟功率在总动态功率中的贡献分别降至1.96%、1.98%、1.93%和1.92%。我们在40nm顶点6上合成了该器件,该技术还显著降低了IOs功耗。我们只在两个工作频率即10GHz和100GHz下显示了最后的结果。在工作频率为1太赫兹的情况下,与不采用无锁存器时钟门控技术的ITC’99 b01基准电路相比,所提设计的时钟功耗降低97.08%,IOs功耗降低7.28%,动态功耗降低44%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Power Reduction of ITC'99-b01 Benchmark Circuit Using Clock Gating Technique
This paper, deals with Latch Free Clock Gating technique for reduction of clock power and dynamic power consumption in ITC'99 bo1 Benchmark circuit and we have compared power reduction at different device operating frequencies. Without latch free clock gating technique in b01 benchmark circuit the Contribution of Clock power was 37.50%, 37.64%, 4.46%, 38.75% and 38.76% of total dynamic power when device is operating at frequency 100MHz, 1GHz, 10GHz, 100GHz and 1 THz respectively. After implementation of latch free clock gating technique, In b01 benchmark circuit, Clock power contribution in total dynamic power reduces to 1.96%, 1.98%, 1.93% and 1.92%, when device operating frequency is 1GHz, 10GHz, 100GHz and 1 THz respectively. We synthesized this device on 40-nm vertex-6 this technique also reduces significantly IOs power. We have shown last results only at two operating frequency i.e. 10GHz and 100GHz. At operating frequency of 1 THz, the proposed design results 97.08 % reduction in clock power, 7.28% reduction in IOs power and 44% reduction in dynamic power as compare d to ITC'99 b01 benchmark circuit without latch free clock gating technique.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信