在0.2 /spl mu/m及以上的时代,有效的路由方法可以降低DRAM设计成本

J. Wee, Phil-Jung Kim, H. Cho, J. Oh, Chang-Hyuk Lee, Jae-Seok Park, Hong-Bae Yoon, C.S. Choi, Kyoung‐Soo Lee, Jae-Young Cha, Jong-woo Kim, J. Doh, Joo-Sun Choi
{"title":"在0.2 /spl mu/m及以上的时代,有效的路由方法可以降低DRAM设计成本","authors":"J. Wee, Phil-Jung Kim, H. Cho, J. Oh, Chang-Hyuk Lee, Jae-Seok Park, Hong-Bae Yoon, C.S. Choi, Kyoung‐Soo Lee, Jae-Young Cha, Jong-woo Kim, J. Doh, Joo-Sun Choi","doi":"10.1109/APASIC.1999.824116","DOIUrl":null,"url":null,"abstract":"The optimum routing methodology for high-performance and fast-layout time DRAM design in the era beyond 0.2 /spl mu/m technology is investigated. The key attributes of the methodology are that it does pitch-based interconnect design (/spl lambda/-rule) and then analyzes the signal integrity through hierarchical interconnect modeling. The final goal of this work is to make the CAD tool for designing the IP-based logic blocks with interconnect net modeling instead of feature-based interconnect parasitic modeling.","PeriodicalId":346808,"journal":{"name":"AP-ASIC'99. First IEEE Asia Pacific Conference on ASICs (Cat. No.99EX360)","volume":"106 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1999-08-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"An effective routing methodology in the era of 0.2 /spl mu/m and beyond technologies for reducing the DRAM design cost\",\"authors\":\"J. Wee, Phil-Jung Kim, H. Cho, J. Oh, Chang-Hyuk Lee, Jae-Seok Park, Hong-Bae Yoon, C.S. Choi, Kyoung‐Soo Lee, Jae-Young Cha, Jong-woo Kim, J. Doh, Joo-Sun Choi\",\"doi\":\"10.1109/APASIC.1999.824116\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The optimum routing methodology for high-performance and fast-layout time DRAM design in the era beyond 0.2 /spl mu/m technology is investigated. The key attributes of the methodology are that it does pitch-based interconnect design (/spl lambda/-rule) and then analyzes the signal integrity through hierarchical interconnect modeling. The final goal of this work is to make the CAD tool for designing the IP-based logic blocks with interconnect net modeling instead of feature-based interconnect parasitic modeling.\",\"PeriodicalId\":346808,\"journal\":{\"name\":\"AP-ASIC'99. First IEEE Asia Pacific Conference on ASICs (Cat. No.99EX360)\",\"volume\":\"106 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1999-08-23\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"AP-ASIC'99. First IEEE Asia Pacific Conference on ASICs (Cat. No.99EX360)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/APASIC.1999.824116\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"AP-ASIC'99. First IEEE Asia Pacific Conference on ASICs (Cat. No.99EX360)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APASIC.1999.824116","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

在超过0.2 /spl mu/m技术的时代,研究高性能和快速布局时间DRAM设计的最佳路由方法。该方法的关键属性是进行基于节距的互连设计(/spl lambda/-rule),然后通过分层互连建模分析信号完整性。本工作的最终目标是使CAD工具用于设计基于ip的逻辑块与互连网络建模,而不是基于特征的互连寄生建模。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
An effective routing methodology in the era of 0.2 /spl mu/m and beyond technologies for reducing the DRAM design cost
The optimum routing methodology for high-performance and fast-layout time DRAM design in the era beyond 0.2 /spl mu/m technology is investigated. The key attributes of the methodology are that it does pitch-based interconnect design (/spl lambda/-rule) and then analyzes the signal integrity through hierarchical interconnect modeling. The final goal of this work is to make the CAD tool for designing the IP-based logic blocks with interconnect net modeling instead of feature-based interconnect parasitic modeling.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信