J. Wee, Phil-Jung Kim, H. Cho, J. Oh, Chang-Hyuk Lee, Jae-Seok Park, Hong-Bae Yoon, C.S. Choi, Kyoung‐Soo Lee, Jae-Young Cha, Jong-woo Kim, J. Doh, Joo-Sun Choi
{"title":"在0.2 /spl mu/m及以上的时代,有效的路由方法可以降低DRAM设计成本","authors":"J. Wee, Phil-Jung Kim, H. Cho, J. Oh, Chang-Hyuk Lee, Jae-Seok Park, Hong-Bae Yoon, C.S. Choi, Kyoung‐Soo Lee, Jae-Young Cha, Jong-woo Kim, J. Doh, Joo-Sun Choi","doi":"10.1109/APASIC.1999.824116","DOIUrl":null,"url":null,"abstract":"The optimum routing methodology for high-performance and fast-layout time DRAM design in the era beyond 0.2 /spl mu/m technology is investigated. The key attributes of the methodology are that it does pitch-based interconnect design (/spl lambda/-rule) and then analyzes the signal integrity through hierarchical interconnect modeling. The final goal of this work is to make the CAD tool for designing the IP-based logic blocks with interconnect net modeling instead of feature-based interconnect parasitic modeling.","PeriodicalId":346808,"journal":{"name":"AP-ASIC'99. First IEEE Asia Pacific Conference on ASICs (Cat. No.99EX360)","volume":"106 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1999-08-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"An effective routing methodology in the era of 0.2 /spl mu/m and beyond technologies for reducing the DRAM design cost\",\"authors\":\"J. Wee, Phil-Jung Kim, H. Cho, J. Oh, Chang-Hyuk Lee, Jae-Seok Park, Hong-Bae Yoon, C.S. Choi, Kyoung‐Soo Lee, Jae-Young Cha, Jong-woo Kim, J. Doh, Joo-Sun Choi\",\"doi\":\"10.1109/APASIC.1999.824116\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The optimum routing methodology for high-performance and fast-layout time DRAM design in the era beyond 0.2 /spl mu/m technology is investigated. The key attributes of the methodology are that it does pitch-based interconnect design (/spl lambda/-rule) and then analyzes the signal integrity through hierarchical interconnect modeling. The final goal of this work is to make the CAD tool for designing the IP-based logic blocks with interconnect net modeling instead of feature-based interconnect parasitic modeling.\",\"PeriodicalId\":346808,\"journal\":{\"name\":\"AP-ASIC'99. First IEEE Asia Pacific Conference on ASICs (Cat. No.99EX360)\",\"volume\":\"106 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1999-08-23\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"AP-ASIC'99. First IEEE Asia Pacific Conference on ASICs (Cat. No.99EX360)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/APASIC.1999.824116\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"AP-ASIC'99. First IEEE Asia Pacific Conference on ASICs (Cat. No.99EX360)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APASIC.1999.824116","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
An effective routing methodology in the era of 0.2 /spl mu/m and beyond technologies for reducing the DRAM design cost
The optimum routing methodology for high-performance and fast-layout time DRAM design in the era beyond 0.2 /spl mu/m technology is investigated. The key attributes of the methodology are that it does pitch-based interconnect design (/spl lambda/-rule) and then analyzes the signal integrity through hierarchical interconnect modeling. The final goal of this work is to make the CAD tool for designing the IP-based logic blocks with interconnect net modeling instead of feature-based interconnect parasitic modeling.