层叠栅纳米片晶体管漏电流分析与建模

S. Manikandan, Nitanshu Chauhan, N. Bagga, Abhishek Kumar, Shashank Banchhor, Sourajeet Roy, A. Bulusu, A. Dasgupta, S. Dasgupta
{"title":"层叠栅纳米片晶体管漏电流分析与建模","authors":"S. Manikandan, Nitanshu Chauhan, N. Bagga, Abhishek Kumar, Shashank Banchhor, Sourajeet Roy, A. Bulusu, A. Dasgupta, S. Dasgupta","doi":"10.1109/ICEE56203.2022.10117608","DOIUrl":null,"url":null,"abstract":"For efficient use of the upcoming Stacked Gate-all-around Nanosheet Field Effect Transistors (GAAFET), identifying and mitigating leakage current components are essential. This paper comprehensively investigates the leakage components not only in the nanosheets but also through the substrate, including effects such as Gate-Induced Drain Lowering (GIDL) and parasitic substrate leakage. We thoroughly investigate the impact of device geometry on the device leakage current and propose device design guidelines for mitigation of the substrate leakage current for these devices. In addition, we have modeled the GIDL current of GAAFETs using BSIM-CMG code.","PeriodicalId":281727,"journal":{"name":"2022 IEEE International Conference on Emerging Electronics (ICEE)","volume":"14 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-12-11","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Analysis and Modeling of Leakage Currents in Stacked Gate-All-Around Nanosheet Transistors\",\"authors\":\"S. Manikandan, Nitanshu Chauhan, N. Bagga, Abhishek Kumar, Shashank Banchhor, Sourajeet Roy, A. Bulusu, A. Dasgupta, S. Dasgupta\",\"doi\":\"10.1109/ICEE56203.2022.10117608\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"For efficient use of the upcoming Stacked Gate-all-around Nanosheet Field Effect Transistors (GAAFET), identifying and mitigating leakage current components are essential. This paper comprehensively investigates the leakage components not only in the nanosheets but also through the substrate, including effects such as Gate-Induced Drain Lowering (GIDL) and parasitic substrate leakage. We thoroughly investigate the impact of device geometry on the device leakage current and propose device design guidelines for mitigation of the substrate leakage current for these devices. In addition, we have modeled the GIDL current of GAAFETs using BSIM-CMG code.\",\"PeriodicalId\":281727,\"journal\":{\"name\":\"2022 IEEE International Conference on Emerging Electronics (ICEE)\",\"volume\":\"14 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-12-11\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 IEEE International Conference on Emerging Electronics (ICEE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICEE56203.2022.10117608\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 IEEE International Conference on Emerging Electronics (ICEE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEE56203.2022.10117608","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

为了有效地利用即将到来的堆叠栅极全能纳米片场效应晶体管(GAAFET),识别和减轻泄漏电流元件是必不可少的。本文全面研究了纳米片和衬底的泄漏成分,包括栅极诱发漏极降低(GIDL)和寄生衬底泄漏等效应。我们深入研究了器件几何形状对器件漏电流的影响,并提出了器件设计指南,以减轻这些器件的基板漏电流。此外,我们还利用BSIM-CMG代码对GAAFETs的GIDL电流进行了建模。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Analysis and Modeling of Leakage Currents in Stacked Gate-All-Around Nanosheet Transistors
For efficient use of the upcoming Stacked Gate-all-around Nanosheet Field Effect Transistors (GAAFET), identifying and mitigating leakage current components are essential. This paper comprehensively investigates the leakage components not only in the nanosheets but also through the substrate, including effects such as Gate-Induced Drain Lowering (GIDL) and parasitic substrate leakage. We thoroughly investigate the impact of device geometry on the device leakage current and propose device design guidelines for mitigation of the substrate leakage current for these devices. In addition, we have modeled the GIDL current of GAAFETs using BSIM-CMG code.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信