{"title":"突发非均匀流量环境下非对称分组交换模块的近似分析","authors":"A. Chatterjee, V. Konangi","doi":"10.1109/ICCS.1994.474299","DOIUrl":null,"url":null,"abstract":"This paper analyses the performance of output channel grouped asymmetric packet switch modules in ATM networks, under geometrically bursty input traffic with input/output traffic imbalance. The switch module considered has n inputs and m outputs. A packet destined for a particular output address (out of g) needs to access only one of the r available physical output ports; m=gr. The motivation for the study of these switch modules is that they are the key building blocks in many huge multistage switch architectures. A combination of exact derivation and numerical analysis yields the saturation throughput of input buffered switch modules for a wide range of traffic nonuniformity factors and burstiness. Results show a degradation in the maximum throughput as the average burst length increases and this is found to be true for any traffic nonuniformity factor. Throughput degradation due to head-of-line blocking is found to be the largest when switch modules are symmetric (gr=n). Thus, asymmetric switches tend to diminish the throughput advantage of output-buffered switch modules over input-buffered switch modules and this is true for any combination of input/output traffic imbalance and burst length. Our results also indicate that increasing the number of output ports per output address can significantly improve the switch performance, especially when traffic is highly nonuniform and bursty.<<ETX>>","PeriodicalId":158681,"journal":{"name":"Proceedings of ICCS '94","volume":"2 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1994-11-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Approximate analysis of asymmetric packet switch modules under bursty and nonuniform traffic environment\",\"authors\":\"A. Chatterjee, V. Konangi\",\"doi\":\"10.1109/ICCS.1994.474299\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper analyses the performance of output channel grouped asymmetric packet switch modules in ATM networks, under geometrically bursty input traffic with input/output traffic imbalance. The switch module considered has n inputs and m outputs. A packet destined for a particular output address (out of g) needs to access only one of the r available physical output ports; m=gr. The motivation for the study of these switch modules is that they are the key building blocks in many huge multistage switch architectures. A combination of exact derivation and numerical analysis yields the saturation throughput of input buffered switch modules for a wide range of traffic nonuniformity factors and burstiness. Results show a degradation in the maximum throughput as the average burst length increases and this is found to be true for any traffic nonuniformity factor. Throughput degradation due to head-of-line blocking is found to be the largest when switch modules are symmetric (gr=n). Thus, asymmetric switches tend to diminish the throughput advantage of output-buffered switch modules over input-buffered switch modules and this is true for any combination of input/output traffic imbalance and burst length. Our results also indicate that increasing the number of output ports per output address can significantly improve the switch performance, especially when traffic is highly nonuniform and bursty.<<ETX>>\",\"PeriodicalId\":158681,\"journal\":{\"name\":\"Proceedings of ICCS '94\",\"volume\":\"2 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1994-11-14\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of ICCS '94\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCS.1994.474299\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of ICCS '94","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCS.1994.474299","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
摘要
本文分析了ATM网络中输入流量几何突发且输入/输出流量不平衡情况下的输出信道分组非对称分组交换模块的性能。所考虑的交换模块有n个输入和m个输出。发送到特定输出地址的数据包(out of g)只需要访问r个可用物理输出端口中的一个;m = gr。研究这些交换模块的动机是它们是许多大型多级交换体系结构的关键组成部分。精确推导和数值分析相结合,得出了输入缓冲交换模块在广泛的流量不均匀性因素和突发情况下的饱和吞吐量。结果表明,随着平均突发长度的增加,最大吞吐量会下降,并且对于任何流量不均匀性因素都是如此。当交换模块是对称的(gr=n)时,由于线头阻塞导致的吞吐量下降是最大的。因此,非对称交换机倾向于减少输出缓冲交换模块相对于输入缓冲交换模块的吞吐量优势,对于任何输入/输出流量不平衡和突发长度的组合都是如此。我们的结果还表明,增加每个输出地址的输出端口数量可以显着提高交换机性能,特别是当流量高度不均匀和突发时。
Approximate analysis of asymmetric packet switch modules under bursty and nonuniform traffic environment
This paper analyses the performance of output channel grouped asymmetric packet switch modules in ATM networks, under geometrically bursty input traffic with input/output traffic imbalance. The switch module considered has n inputs and m outputs. A packet destined for a particular output address (out of g) needs to access only one of the r available physical output ports; m=gr. The motivation for the study of these switch modules is that they are the key building blocks in many huge multistage switch architectures. A combination of exact derivation and numerical analysis yields the saturation throughput of input buffered switch modules for a wide range of traffic nonuniformity factors and burstiness. Results show a degradation in the maximum throughput as the average burst length increases and this is found to be true for any traffic nonuniformity factor. Throughput degradation due to head-of-line blocking is found to be the largest when switch modules are symmetric (gr=n). Thus, asymmetric switches tend to diminish the throughput advantage of output-buffered switch modules over input-buffered switch modules and this is true for any combination of input/output traffic imbalance and burst length. Our results also indicate that increasing the number of output ports per output address can significantly improve the switch performance, especially when traffic is highly nonuniform and bursty.<>