{"title":"部分可重构系统的时间划分框架","authors":"A. Mtibaa, B. Ouni, M. Abid","doi":"10.1109/ICM.2004.1434206","DOIUrl":null,"url":null,"abstract":"The FPGAs architectures allow the overlap between execution and reconfiguration. Indeed, fractions of the application can be configured at the same time that others fractions of the application can be executed. This approach is called partially reconfiguration that used for partially reconfigurable FPGAs. The partially reconfiguration approach can be used to fit a large application into the FPGA device by partitioning the application over time. At each partition, set of tasks are configured and other sets of tasks are executed. This partitioning over time of execution and configuration of tasks is achieved so that the latency of the application is optimal. In this paper, we introduce a time partitioning and a design flow approach for partially reconfigurable systems.","PeriodicalId":359193,"journal":{"name":"Proceedings. The 16th International Conference on Microelectronics, 2004. ICM 2004.","volume":"8 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-12-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Time partitioning framework for partially reconfigurable systems\",\"authors\":\"A. Mtibaa, B. Ouni, M. Abid\",\"doi\":\"10.1109/ICM.2004.1434206\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The FPGAs architectures allow the overlap between execution and reconfiguration. Indeed, fractions of the application can be configured at the same time that others fractions of the application can be executed. This approach is called partially reconfiguration that used for partially reconfigurable FPGAs. The partially reconfiguration approach can be used to fit a large application into the FPGA device by partitioning the application over time. At each partition, set of tasks are configured and other sets of tasks are executed. This partitioning over time of execution and configuration of tasks is achieved so that the latency of the application is optimal. In this paper, we introduce a time partitioning and a design flow approach for partially reconfigurable systems.\",\"PeriodicalId\":359193,\"journal\":{\"name\":\"Proceedings. The 16th International Conference on Microelectronics, 2004. ICM 2004.\",\"volume\":\"8 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2004-12-06\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings. The 16th International Conference on Microelectronics, 2004. ICM 2004.\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICM.2004.1434206\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings. The 16th International Conference on Microelectronics, 2004. ICM 2004.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICM.2004.1434206","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Time partitioning framework for partially reconfigurable systems
The FPGAs architectures allow the overlap between execution and reconfiguration. Indeed, fractions of the application can be configured at the same time that others fractions of the application can be executed. This approach is called partially reconfiguration that used for partially reconfigurable FPGAs. The partially reconfiguration approach can be used to fit a large application into the FPGA device by partitioning the application over time. At each partition, set of tasks are configured and other sets of tasks are executed. This partitioning over time of execution and configuration of tasks is achieved so that the latency of the application is optimal. In this paper, we introduce a time partitioning and a design flow approach for partially reconfigurable systems.