{"title":"Xilinx通用fpga的新型加法器","authors":"Chinmaya Dash","doi":"10.1109/TEECCON54414.2022.9854831","DOIUrl":null,"url":null,"abstract":"Compact addition circuits for new Xilinx Versal FPGA devices are presented in this paper. A new column compression technique that achieves complete logic utilization of Versal LUT6 is discussed. This technique enables area reduction for multi-operand adders. The LUT count for multi-operand addition is reduced by up to 50% compared to previous generation FPGAs. Compact binary adders, which are smaller by 25%, are also discussed. The proposed binary adders have lower performance compared to standard method due to not using dedicated carry chain.","PeriodicalId":251455,"journal":{"name":"2022 Trends in Electrical, Electronics, Computer Engineering Conference (TEECCON)","volume":"128 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-05-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Novel Adders for Xilinx Versal FPGAs\",\"authors\":\"Chinmaya Dash\",\"doi\":\"10.1109/TEECCON54414.2022.9854831\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Compact addition circuits for new Xilinx Versal FPGA devices are presented in this paper. A new column compression technique that achieves complete logic utilization of Versal LUT6 is discussed. This technique enables area reduction for multi-operand adders. The LUT count for multi-operand addition is reduced by up to 50% compared to previous generation FPGAs. Compact binary adders, which are smaller by 25%, are also discussed. The proposed binary adders have lower performance compared to standard method due to not using dedicated carry chain.\",\"PeriodicalId\":251455,\"journal\":{\"name\":\"2022 Trends in Electrical, Electronics, Computer Engineering Conference (TEECCON)\",\"volume\":\"128 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-05-26\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 Trends in Electrical, Electronics, Computer Engineering Conference (TEECCON)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/TEECCON54414.2022.9854831\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 Trends in Electrical, Electronics, Computer Engineering Conference (TEECCON)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TEECCON54414.2022.9854831","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Compact addition circuits for new Xilinx Versal FPGA devices are presented in this paper. A new column compression technique that achieves complete logic utilization of Versal LUT6 is discussed. This technique enables area reduction for multi-operand adders. The LUT count for multi-operand addition is reduced by up to 50% compared to previous generation FPGAs. Compact binary adders, which are smaller by 25%, are also discussed. The proposed binary adders have lower performance compared to standard method due to not using dedicated carry chain.