Xilinx通用fpga的新型加法器

Chinmaya Dash
{"title":"Xilinx通用fpga的新型加法器","authors":"Chinmaya Dash","doi":"10.1109/TEECCON54414.2022.9854831","DOIUrl":null,"url":null,"abstract":"Compact addition circuits for new Xilinx Versal FPGA devices are presented in this paper. A new column compression technique that achieves complete logic utilization of Versal LUT6 is discussed. This technique enables area reduction for multi-operand adders. The LUT count for multi-operand addition is reduced by up to 50% compared to previous generation FPGAs. Compact binary adders, which are smaller by 25%, are also discussed. The proposed binary adders have lower performance compared to standard method due to not using dedicated carry chain.","PeriodicalId":251455,"journal":{"name":"2022 Trends in Electrical, Electronics, Computer Engineering Conference (TEECCON)","volume":"128 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-05-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Novel Adders for Xilinx Versal FPGAs\",\"authors\":\"Chinmaya Dash\",\"doi\":\"10.1109/TEECCON54414.2022.9854831\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Compact addition circuits for new Xilinx Versal FPGA devices are presented in this paper. A new column compression technique that achieves complete logic utilization of Versal LUT6 is discussed. This technique enables area reduction for multi-operand adders. The LUT count for multi-operand addition is reduced by up to 50% compared to previous generation FPGAs. Compact binary adders, which are smaller by 25%, are also discussed. The proposed binary adders have lower performance compared to standard method due to not using dedicated carry chain.\",\"PeriodicalId\":251455,\"journal\":{\"name\":\"2022 Trends in Electrical, Electronics, Computer Engineering Conference (TEECCON)\",\"volume\":\"128 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-05-26\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 Trends in Electrical, Electronics, Computer Engineering Conference (TEECCON)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/TEECCON54414.2022.9854831\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 Trends in Electrical, Electronics, Computer Engineering Conference (TEECCON)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TEECCON54414.2022.9854831","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文介绍了适用于新型赛灵思通用FPGA器件的紧凑加法电路。讨论了一种新的列压缩技术,实现了对通用LUT6的完全逻辑利用。这种技术可以减少多操作数加法器的面积。与上一代fpga相比,多操作数加法的LUT计数减少了50%。还讨论了小25%的紧凑型二进制加法器。由于没有使用专用进位链,所提出的二进制加法器的性能低于标准方法。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Novel Adders for Xilinx Versal FPGAs
Compact addition circuits for new Xilinx Versal FPGA devices are presented in this paper. A new column compression technique that achieves complete logic utilization of Versal LUT6 is discussed. This technique enables area reduction for multi-operand adders. The LUT count for multi-operand addition is reduced by up to 50% compared to previous generation FPGAs. Compact binary adders, which are smaller by 25%, are also discussed. The proposed binary adders have lower performance compared to standard method due to not using dedicated carry chain.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信